Removed files in .gitignore
This commit is contained in:
@@ -1,294 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="no" ?>
|
||||
<generated_project xmlns="http://www.xilinx.com/XMLSchema" xmlns:xil_pn="http://www.xilinx.com/XMLSchema">
|
||||
|
||||
<!-- -->
|
||||
|
||||
<!-- For tool use only. Do not edit. -->
|
||||
|
||||
<!-- -->
|
||||
|
||||
<!-- ProjectNavigator created generated project file. -->
|
||||
|
||||
<!-- For use in tracking generated file and other information -->
|
||||
|
||||
<!-- allowing preservation of process status. -->
|
||||
|
||||
<!-- -->
|
||||
|
||||
<!-- Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved. -->
|
||||
|
||||
<version xmlns="http://www.xilinx.com/XMLSchema">11.1</version>
|
||||
|
||||
<sourceproject xmlns="http://www.xilinx.com/XMLSchema" xil_pn:fileType="FILE_XISE" xil_pn:name="IEEE754Adder.xise"/>
|
||||
|
||||
<files xmlns="http://www.xilinx.com/XMLSchema">
|
||||
<file xil_pn:branch="BehavioralSim" xil_pn:fileType="FILE_ISIM_EXE" xil_pn:name="NaNCheck_isim_beh.exe"/>
|
||||
<file xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="NaNCheck_stx_beh.prj"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_BITGEN_REPORT" xil_pn:name="SpecialCasesCheck.bgn" xil_pn:subbranch="FPGAConfiguration"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_BIT" xil_pn:name="SpecialCasesCheck.bit" xil_pn:subbranch="FPGAConfiguration"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGDBUILD_LOG" xil_pn:name="SpecialCasesCheck.bld"/>
|
||||
<file xil_pn:fileType="FILE_CMD_LOG" xil_pn:name="SpecialCasesCheck.cmd_log"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_BITGEN_DRC" xil_pn:name="SpecialCasesCheck.drc" xil_pn:subbranch="FPGAConfiguration"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_LSO" xil_pn:name="SpecialCasesCheck.lso"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NCD" xil_pn:name="SpecialCasesCheck.ncd" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGC" xil_pn:name="SpecialCasesCheck.ngc"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGD" xil_pn:name="SpecialCasesCheck.ngd"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGR" xil_pn:name="SpecialCasesCheck.ngr"/>
|
||||
<file xil_pn:fileType="FILE_PAD_MISC" xil_pn:name="SpecialCasesCheck.pad"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAR_REPORT" xil_pn:name="SpecialCasesCheck.par" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PCF" xil_pn:name="SpecialCasesCheck.pcf" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="SpecialCasesCheck.prj"/>
|
||||
<file xil_pn:fileType="FILE_TRCE_MISC" xil_pn:name="SpecialCasesCheck.ptwx"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_STX" xil_pn:name="SpecialCasesCheck.stx"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_REPORT" xil_pn:name="SpecialCasesCheck.syr"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_TIMING_TXT_REPORT" xil_pn:name="SpecialCasesCheck.twr" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_TIMING_XML_REPORT" xil_pn:name="SpecialCasesCheck.twx" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_UNROUTES" xil_pn:name="SpecialCasesCheck.unroutes" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_BITGEN_REPORT" xil_pn:name="SpecialCasesCheck.ut" xil_pn:subbranch="FPGAConfiguration"/>
|
||||
<file xil_pn:fileType="FILE_XPI" xil_pn:name="SpecialCasesCheck.xpi"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST" xil_pn:name="SpecialCasesCheck.xst"/>
|
||||
<file xil_pn:fileType="FILE_HTML" xil_pn:name="SpecialCasesCheck_envsettings.html"/>
|
||||
<file xil_pn:fileType="FILE_LOG" xil_pn:name="SpecialCasesCheck_fpga_editor.log"/>
|
||||
<file xil_pn:fileType="FILE_NCD" xil_pn:name="SpecialCasesCheck_guide.ncd" xil_pn:origination="imported"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_MAP_REPORT" xil_pn:name="SpecialCasesCheck_map.map" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_MAP_REPORT" xil_pn:name="SpecialCasesCheck_map.mrp" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NCD" xil_pn:name="SpecialCasesCheck_map.ncd" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGM" xil_pn:name="SpecialCasesCheck_map.ngm" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="SpecialCasesCheck_map.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="SpecialCasesCheck_ngdbuild.xrpt"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAD_EXCEL_REPORT" xil_pn:name="SpecialCasesCheck_pad.csv" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAD_TXT_REPORT" xil_pn:name="SpecialCasesCheck_pad.txt" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="SpecialCasesCheck_par.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_HTML" xil_pn:name="SpecialCasesCheck_summary.html"/>
|
||||
<file xil_pn:fileType="FILE_FITTER_REPORT" xil_pn:name="SpecialCasesCheck_summary.xml"/>
|
||||
<file xil_pn:fileType="FILE_WEBTALK" xil_pn:name="SpecialCasesCheck_usage.xml"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="SpecialCasesCheck_vhdl.prj"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="SpecialCasesCheck_xst.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="SpecialCasesTest_beh.prj"/>
|
||||
<file xil_pn:branch="BehavioralSim" xil_pn:fileType="FILE_ISIM_EXE" xil_pn:name="SpecialCasesTest_isim_beh.exe"/>
|
||||
<file xil_pn:fileType="FILE_ISIM_MISC" xil_pn:name="SpecialCasesTest_isim_beh.wdb"/>
|
||||
<file xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="SpecialCasesTest_stx_beh.prj"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGDBUILD_LOG" xil_pn:name="TypeCheck.bld"/>
|
||||
<file xil_pn:fileType="FILE_CMD_LOG" xil_pn:name="TypeCheck.cmd_log"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_LSO" xil_pn:name="TypeCheck.lso"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NCD" xil_pn:name="TypeCheck.ncd" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGC" xil_pn:name="TypeCheck.ngc"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGD" xil_pn:name="TypeCheck.ngd"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGR" xil_pn:name="TypeCheck.ngr"/>
|
||||
<file xil_pn:fileType="FILE_PAD_MISC" xil_pn:name="TypeCheck.pad"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAR_REPORT" xil_pn:name="TypeCheck.par" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PCF" xil_pn:name="TypeCheck.pcf" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="TypeCheck.prj"/>
|
||||
<file xil_pn:fileType="FILE_TRCE_MISC" xil_pn:name="TypeCheck.ptwx"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_STX" xil_pn:name="TypeCheck.stx"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_REPORT" xil_pn:name="TypeCheck.syr"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_TIMING_TXT_REPORT" xil_pn:name="TypeCheck.twr" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_TIMING_XML_REPORT" xil_pn:name="TypeCheck.twx" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_UNROUTES" xil_pn:name="TypeCheck.unroutes" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:fileType="FILE_XPI" xil_pn:name="TypeCheck.xpi"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST" xil_pn:name="TypeCheck.xst"/>
|
||||
<file xil_pn:fileType="FILE_NCD" xil_pn:name="TypeCheck_guide.ncd" xil_pn:origination="imported"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_MAP_REPORT" xil_pn:name="TypeCheck_map.map" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_MAP_REPORT" xil_pn:name="TypeCheck_map.mrp" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NCD" xil_pn:name="TypeCheck_map.ncd" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGM" xil_pn:name="TypeCheck_map.ngm" xil_pn:subbranch="Map"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="TypeCheck_map.xrpt"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAD_EXCEL_REPORT" xil_pn:name="TypeCheck_pad.csv" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_PAD_TXT_REPORT" xil_pn:name="TypeCheck_pad.txt" xil_pn:subbranch="Par"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="TypeCheck_par.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_FITTER_REPORT" xil_pn:name="TypeCheck_summary.xml"/>
|
||||
<file xil_pn:fileType="FILE_WEBTALK" xil_pn:name="TypeCheck_usage.xml"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="TypeCheck_vhdl.prj"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="TypeCheck_xst.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_DIRECTORY" xil_pn:name="_ngo"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/bitgen.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/map.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/ngdbuild.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/par.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/trce.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_XMSGS" xil_pn:name="_xmsgs/xst.xmsgs"/>
|
||||
<file xil_pn:fileType="FILE_CMD_LOG" xil_pn:name="equalCheck.cmd_log"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_LSO" xil_pn:name="equalCheck.lso"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGC" xil_pn:name="equalCheck.ngc"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_NGR" xil_pn:name="equalCheck.ngr"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_PROJECT" xil_pn:name="equalCheck.prj"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_STX" xil_pn:name="equalCheck.stx"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST_REPORT" xil_pn:name="equalCheck.syr"/>
|
||||
<file xil_pn:branch="Implementation" xil_pn:fileType="FILE_XST" xil_pn:name="equalCheck.xst"/>
|
||||
<file xil_pn:fileType="FILE_HTML" xil_pn:name="equalCheck_envsettings.html"/>
|
||||
<file xil_pn:fileType="FILE_HTML" xil_pn:name="equalCheck_summary.html"/>
|
||||
<file xil_pn:fileType="FILE_XRPT" xil_pn:name="equalCheck_xst.xrpt"/>
|
||||
<file xil_pn:fileType="FILE_LOG" xil_pn:name="fuse.log"/>
|
||||
<file xil_pn:fileType="FILE_DIRECTORY" xil_pn:name="isim"/>
|
||||
<file xil_pn:branch="BehavioralSim" xil_pn:fileType="FILE_CMD" xil_pn:name="isim.cmd"/>
|
||||
<file xil_pn:branch="BehavioralSim" xil_pn:fileType="FILE_LOG" xil_pn:name="isim.log"/>
|
||||
<file xil_pn:fileType="FILE_DIRECTORY" xil_pn:name="netgen"/>
|
||||
<file xil_pn:fileType="FILE_NETGEN_REPORT" xil_pn:name="netgen/synthesis/SpecialCasesCheck_synthesis.nlf"/>
|
||||
<file xil_pn:fileType="FILE_VHDL" xil_pn:name="netgen/synthesis/SpecialCasesCheck_synthesis.vhd"/>
|
||||
<file xil_pn:fileType="FILE_HTML" xil_pn:name="usage_statistics_webtalk.html"/>
|
||||
<file xil_pn:fileType="FILE_LOG" xil_pn:name="webtalk.log"/>
|
||||
<file xil_pn:fileType="FILE_FITTER_REPORT" xil_pn:name="webtalk_pn.xml"/>
|
||||
<file xil_pn:branch="BehavioralSim" xil_pn:fileType="FILE_INI" xil_pn:name="xilinxsim.ini"/>
|
||||
<file xil_pn:fileType="FILE_DIRECTORY" xil_pn:name="xlnx_auto_0_xdb"/>
|
||||
<file xil_pn:fileType="FILE_DIRECTORY" xil_pn:name="xst"/>
|
||||
</files>
|
||||
|
||||
<transforms xmlns="http://www.xilinx.com/XMLSchema">
|
||||
<transform xil_pn:end_ts="1566052430" xil_pn:name="TRANEXT_compLibraries_FPGA" xil_pn:prop_ck="1321705353062746803" xil_pn:start_ts="1566052429">
|
||||
<status xil_pn:value="FailedRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641680" xil_pn:name="TRAN_copyInitialToAbstractSimulation" xil_pn:start_ts="1566641680">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566642007" xil_pn:in_ck="-4971464007376685235" xil_pn:name="TRAN_copyAbstractToPostAbstractSimulation" xil_pn:start_ts="1566642007">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="EqualCheck.vhd"/>
|
||||
<outfile xil_pn:name="NaNCheck.vhd"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.vhd"/>
|
||||
<outfile xil_pn:name="SpecialCasesTest.vhd"/>
|
||||
<outfile xil_pn:name="TypeCheck.vhd"/>
|
||||
<outfile xil_pn:name="ZeroCheck.vhd"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641747" xil_pn:name="TRAN_xawsToSimhdl" xil_pn:prop_ck="-2553664997009849434" xil_pn:start_ts="1566641747">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641747" xil_pn:name="TRAN_schematicsToHdlSim" xil_pn:prop_ck="-4514528137675365326" xil_pn:start_ts="1566641747">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641680" xil_pn:name="TRAN_regenerateCoresSim" xil_pn:prop_ck="8552960292560004185" xil_pn:start_ts="1566641680">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566642007" xil_pn:in_ck="-4971464007376685235" xil_pn:name="TRAN_copyPostAbstractToPreSimulation" xil_pn:start_ts="1566642007">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="EqualCheck.vhd"/>
|
||||
<outfile xil_pn:name="NaNCheck.vhd"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.vhd"/>
|
||||
<outfile xil_pn:name="SpecialCasesTest.vhd"/>
|
||||
<outfile xil_pn:name="TypeCheck.vhd"/>
|
||||
<outfile xil_pn:name="ZeroCheck.vhd"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566642009" xil_pn:in_ck="-4971464007376685235" xil_pn:name="TRAN_ISimulateBehavioralModelRunFuse" xil_pn:prop_ck="5476011783414369773" xil_pn:start_ts="1566642007">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<status xil_pn:value="OutOfDateForOutputs"/>
|
||||
<status xil_pn:value="OutputChanged"/>
|
||||
<outfile xil_pn:name="SpecialCasesTest_beh.prj"/>
|
||||
<outfile xil_pn:name="SpecialCasesTest_isim_beh.exe"/>
|
||||
<outfile xil_pn:name="fuse.log"/>
|
||||
<outfile xil_pn:name="isim"/>
|
||||
<outfile xil_pn:name="isim.log"/>
|
||||
<outfile xil_pn:name="xilinxsim.ini"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566642009" xil_pn:in_ck="-7882590952032427895" xil_pn:name="TRAN_ISimulateBehavioralModel" xil_pn:prop_ck="-8388436521910439718" xil_pn:start_ts="1566642009">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<status xil_pn:value="OutOfDateForOutputs"/>
|
||||
<status xil_pn:value="OutputChanged"/>
|
||||
<outfile xil_pn:name="SpecialCasesTest_isim_beh.wdb"/>
|
||||
<outfile xil_pn:name="isim.cmd"/>
|
||||
<outfile xil_pn:name="isim.log"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_copyInitialToXSTAbstractSynthesis" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_schematicsToHdl" xil_pn:prop_ck="-135021957620618676" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_regenerateCores" xil_pn:prop_ck="8552960292560004185" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_SubProjectAbstractToPreProxy" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_xawsTohdl" xil_pn:prop_ck="-2391194399288376768" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_SubProjectPreToStructuralProxy" xil_pn:prop_ck="6075245583379680512" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641648" xil_pn:name="TRAN_platgen" xil_pn:prop_ck="7265458583967929315" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641654" xil_pn:in_ck="7192749262906653965" xil_pn:name="TRANEXT_xstsynthesize_spartan6" xil_pn:prop_ck="4591378050783358917" xil_pn:start_ts="1566641648">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="WarningsGenerated"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<status xil_pn:value="OutOfDateForOutputs"/>
|
||||
<status xil_pn:value="OutputChanged"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.lso"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.ngc"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.ngr"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.prj"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.stx"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.syr"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.xst"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_xst.xrpt"/>
|
||||
<outfile xil_pn:name="TypeCheck.ngr"/>
|
||||
<outfile xil_pn:name="_xmsgs/xst.xmsgs"/>
|
||||
<outfile xil_pn:name="webtalk_pn.xml"/>
|
||||
<outfile xil_pn:name="xst"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641654" xil_pn:name="TRAN_compileBCD2" xil_pn:prop_ck="7014160488695491189" xil_pn:start_ts="1566641654">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641658" xil_pn:in_ck="-4436930658892351530" xil_pn:name="TRANEXT_ngdbuild_FPGA" xil_pn:prop_ck="-1077053878783850095" xil_pn:start_ts="1566641654">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.bld"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.ngd"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_ngdbuild.xrpt"/>
|
||||
<outfile xil_pn:name="_ngo"/>
|
||||
<outfile xil_pn:name="_xmsgs/ngdbuild.xmsgs"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641665" xil_pn:in_ck="-238049757476689252" xil_pn:name="TRANEXT_map_spartan6" xil_pn:prop_ck="6289270943427689258" xil_pn:start_ts="1566641658">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.pcf"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_map.map"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_map.mrp"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_map.ncd"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_map.ngm"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_map.xrpt"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_summary.xml"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_usage.xml"/>
|
||||
<outfile xil_pn:name="_xmsgs/map.xmsgs"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641674" xil_pn:in_ck="7133440223257255534" xil_pn:name="TRANEXT_par_spartan6" xil_pn:prop_ck="7367957561374022844" xil_pn:start_ts="1566641665">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.ncd"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.pad"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.par"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.ptwx"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.unroutes"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.xpi"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_pad.csv"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_pad.txt"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck_par.xrpt"/>
|
||||
<outfile xil_pn:name="_xmsgs/par.xmsgs"/>
|
||||
</transform>
|
||||
<transform xil_pn:end_ts="1566641674" xil_pn:in_ck="2452388148884157204" xil_pn:name="TRAN_postRouteTrce" xil_pn:prop_ck="445577401284416185" xil_pn:start_ts="1566641670">
|
||||
<status xil_pn:value="SuccessfullyRun"/>
|
||||
<status xil_pn:value="ReadyToRun"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.twr"/>
|
||||
<outfile xil_pn:name="SpecialCasesCheck.twx"/>
|
||||
<outfile xil_pn:name="_xmsgs/trce.xmsgs"/>
|
||||
</transform>
|
||||
</transforms>
|
||||
|
||||
</generated_project>
|
||||
@@ -1,2 +0,0 @@
|
||||
vhdl isim_temp "TypeCheck.vhd"
|
||||
vhdl isim_temp "NaNCheck.vhd"
|
||||
@@ -1,135 +0,0 @@
|
||||
Release 14.7 - Bitgen P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
Loading device for application Rf_Device from file '6slx4.nph' in environment
|
||||
/opt/Xilinx/14.7/ISE_DS/ISE/.
|
||||
"SpecialCasesCheck" is an NCD, version 3.2, device xa6slx4, package csg225,
|
||||
speed -3
|
||||
Opened constraints file SpecialCasesCheck.pcf.
|
||||
|
||||
Sat Aug 24 10:52:28 2019
|
||||
|
||||
/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/bitgen -intstyle ise -w -g DebugBitstream:No -g Binary:no -g CRC:Enable -g Reset_on_err:No -g ConfigRate:2 -g ProgPin:PullUp -g TckPin:PullUp -g TdiPin:PullUp -g TdoPin:PullUp -g TmsPin:PullUp -g UnusedPin:PullDown -g UserID:0xFFFFFFFF -g ExtMasterCclk_en:No -g SPI_buswidth:1 -g TIMER_CFG:0xFFFF -g multipin_wakeup:No -g StartUpClk:CClk -g DONE_cycle:4 -g GTS_cycle:5 -g GWE_cycle:6 -g LCK_cycle:NoWait -g Security:None -g DonePipe:Yes -g DriveDone:No -g Encrypt:No -g en_sw_gsr:No -g drive_awake:No -g sw_clk:Startupclk -g sw_gwe_cycle:5 -g sw_gts_cycle:4 SpecialCasesCheck.ncd
|
||||
|
||||
Summary of Bitgen Options:
|
||||
+----------------------+----------------------+
|
||||
| Option Name | Current Setting |
|
||||
+----------------------+----------------------+
|
||||
| Compress | (Not Specified)* |
|
||||
+----------------------+----------------------+
|
||||
| Readback | (Not Specified)* |
|
||||
+----------------------+----------------------+
|
||||
| CRC | Enable** |
|
||||
+----------------------+----------------------+
|
||||
| DebugBitstream | No** |
|
||||
+----------------------+----------------------+
|
||||
| ConfigRate | 2** |
|
||||
+----------------------+----------------------+
|
||||
| StartupClk | Cclk** |
|
||||
+----------------------+----------------------+
|
||||
| DonePin | Pullup* |
|
||||
+----------------------+----------------------+
|
||||
| ProgPin | Pullup** |
|
||||
+----------------------+----------------------+
|
||||
| TckPin | Pullup** |
|
||||
+----------------------+----------------------+
|
||||
| TdiPin | Pullup** |
|
||||
+----------------------+----------------------+
|
||||
| TdoPin | Pullup** |
|
||||
+----------------------+----------------------+
|
||||
| TmsPin | Pullup** |
|
||||
+----------------------+----------------------+
|
||||
| UnusedPin | Pulldown** |
|
||||
+----------------------+----------------------+
|
||||
| GWE_cycle | 6** |
|
||||
+----------------------+----------------------+
|
||||
| GTS_cycle | 5** |
|
||||
+----------------------+----------------------+
|
||||
| LCK_cycle | NoWait** |
|
||||
+----------------------+----------------------+
|
||||
| DONE_cycle | 4** |
|
||||
+----------------------+----------------------+
|
||||
| Persist | No* |
|
||||
+----------------------+----------------------+
|
||||
| DriveDone | No** |
|
||||
+----------------------+----------------------+
|
||||
| DonePipe | Yes |
|
||||
+----------------------+----------------------+
|
||||
| Security | None** |
|
||||
+----------------------+----------------------+
|
||||
| UserID | 0xFFFFFFFF** |
|
||||
+----------------------+----------------------+
|
||||
| ActiveReconfig | No* |
|
||||
+----------------------+----------------------+
|
||||
| Partial | (Not Specified)* |
|
||||
+----------------------+----------------------+
|
||||
| Encrypt | No** |
|
||||
+----------------------+----------------------+
|
||||
| Key0 | pick* |
|
||||
+----------------------+----------------------+
|
||||
| StartCBC | pick* |
|
||||
+----------------------+----------------------+
|
||||
| KeyFile | (Not Specified)* |
|
||||
+----------------------+----------------------+
|
||||
| drive_awake | No** |
|
||||
+----------------------+----------------------+
|
||||
| Reset_on_err | No** |
|
||||
+----------------------+----------------------+
|
||||
| suspend_filter | Yes* |
|
||||
+----------------------+----------------------+
|
||||
| en_sw_gsr | No** |
|
||||
+----------------------+----------------------+
|
||||
| en_suspend | No* |
|
||||
+----------------------+----------------------+
|
||||
| sw_clk | Startupclk** |
|
||||
+----------------------+----------------------+
|
||||
| sw_gwe_cycle | 5** |
|
||||
+----------------------+----------------------+
|
||||
| sw_gts_cycle | 4** |
|
||||
+----------------------+----------------------+
|
||||
| multipin_wakeup | No** |
|
||||
+----------------------+----------------------+
|
||||
| wakeup_mask | 0x00* |
|
||||
+----------------------+----------------------+
|
||||
| ExtMasterCclk_en | No** |
|
||||
+----------------------+----------------------+
|
||||
| ExtMasterCclk_divide | 1* |
|
||||
+----------------------+----------------------+
|
||||
| CrcCoverage | No* |
|
||||
+----------------------+----------------------+
|
||||
| glutmask | Yes* |
|
||||
+----------------------+----------------------+
|
||||
| next_config_addr | 0x00000000* |
|
||||
+----------------------+----------------------+
|
||||
| next_config_new_mode | No* |
|
||||
+----------------------+----------------------+
|
||||
| next_config_boot_mode | 001* |
|
||||
+----------------------+----------------------+
|
||||
| next_config_register_write | Enable* |
|
||||
+----------------------+----------------------+
|
||||
| next_config_reboot | Enable* |
|
||||
+----------------------+----------------------+
|
||||
| golden_config_addr | 0x00000000* |
|
||||
+----------------------+----------------------+
|
||||
| failsafe_user | 0x0000* |
|
||||
+----------------------+----------------------+
|
||||
| TIMER_CFG | 0xFFFF |
|
||||
+----------------------+----------------------+
|
||||
| spi_buswidth | 1** |
|
||||
+----------------------+----------------------+
|
||||
| TimeStamp | Default* |
|
||||
+----------------------+----------------------+
|
||||
| IEEE1532 | No* |
|
||||
+----------------------+----------------------+
|
||||
| Binary | No** |
|
||||
+----------------------+----------------------+
|
||||
* Default setting.
|
||||
** The specified setting matches the default setting.
|
||||
|
||||
There were 0 CONFIG constraint(s) processed from SpecialCasesCheck.pcf.
|
||||
|
||||
|
||||
Running DRC.
|
||||
DRC detected 0 errors and 0 warnings.
|
||||
Creating bit map...
|
||||
Saving bit stream in "SpecialCasesCheck.bit".
|
||||
Bitstream generation is complete.
|
||||
Binary file not shown.
@@ -1,35 +0,0 @@
|
||||
Release 14.7 ngdbuild P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Command Line: /opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/ngdbuild -intstyle
|
||||
ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc
|
||||
SpecialCasesCheck.ngd
|
||||
|
||||
Reading NGO file "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.ngc" ...
|
||||
Gathering constraint information from source properties...
|
||||
Done.
|
||||
|
||||
Resolving constraint associations...
|
||||
Checking Constraint Associations...
|
||||
Done...
|
||||
|
||||
Checking expanded design ...
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
NGDBUILD Design Results Summary:
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
|
||||
Total memory usage is 494556 kilobytes
|
||||
|
||||
Writing NGD file "SpecialCasesCheck.ngd" ...
|
||||
Total REAL time to NGDBUILD completion: 2 sec
|
||||
Total CPU time to NGDBUILD completion: 2 sec
|
||||
|
||||
Writing NGDBUILD log file "SpecialCasesCheck.bld"...
|
||||
@@ -1,40 +0,0 @@
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/ise/gianni/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc SpecialCasesCheck.ngd
|
||||
map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd SpecialCasesCheck.pcf
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc SpecialCasesCheck.ngd
|
||||
map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd SpecialCasesCheck.pcf
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
bitgen -intstyle ise -f SpecialCasesCheck.ut SpecialCasesCheck.ncd
|
||||
netgen -intstyle ise -ar Structure -tm SpecialCasesCheck -w -dir netgen/synthesis -ofmt vhdl -sim SpecialCasesCheck.ngc SpecialCasesCheck_synthesis.vhd
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc SpecialCasesCheck.ngd
|
||||
map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd SpecialCasesCheck.pcf
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc SpecialCasesCheck.ngd
|
||||
map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd SpecialCasesCheck.pcf
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xa6slx4-csg225-3 SpecialCasesCheck.ngc SpecialCasesCheck.ngd
|
||||
map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd SpecialCasesCheck.pcf
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
@@ -1,8 +0,0 @@
|
||||
Release 14.7 Drc P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 24 10:52:28 2019
|
||||
|
||||
drc -z SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
|
||||
DRC detected 0 errors and 0 warnings.
|
||||
@@ -1 +0,0 @@
|
||||
work
|
||||
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
@@ -1,255 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 24 12:14:30 2019
|
||||
|
||||
|
||||
# NOTE: This file is designed to be imported into a spreadsheet program
|
||||
# such as Microsoft Excel for viewing, printing and sorting. The |
|
||||
# character is used as the data field separator. This file is also designed
|
||||
# to support parsing.
|
||||
#
|
||||
INPUT FILE: SpecialCasesCheck_map.ncd
|
||||
OUTPUT FILE: SpecialCasesCheck.pad
|
||||
PART TYPE: xa6slx4
|
||||
SPEED GRADE: -3
|
||||
PACKAGE: csg225
|
||||
|
||||
Pinout by Pin Number:
|
||||
|
||||
-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|
||||
Pin Number|Signal Name|Pin Usage|Pin Name|Direction|IO Standard|IO Bank Number|Drive (mA)|Slew Rate|Termination|IOB Delay|Voltage|Constraint|IO Register|Signal Integrity|
|
||||
A1|||GND||||||||||||
|
||||
A2|Y<0>|IOB|IO_L1N_VREF_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A3|Y<2>|IOB|IO_L2N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A4|Y<6>|IOB|IO_L4N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A5|Y<8>|IOB|IO_L6N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A6|Y<10>|IOB|IO_L33N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A7|Y<14>|IOB|IO_L35N_GCLK16_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A8|Y<16>|IOB|IO_L36N_GCLK14_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A9|Y<18>|IOB|IO_L37N_GCLK12_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A10|Y<24>|IOB|IO_L62N_VREF_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A11|Y<26>|IOB|IO_L63N_SCP6_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A12|isZero|IOB|IO_L66N_SCP0_0|OUTPUT|LVCMOS25*|0|12|SLOW||||UNLOCATED|NO|NONE|
|
||||
A13|Y<30>|IOB|IO_L65N_SCP2_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
A14|||TCK||||||||||||
|
||||
A15|||GND||||||||||||
|
||||
B1|||VCCAUX||||||||2.5||||
|
||||
B2|isNaN|IOB|IO_L1P_HSWAPEN_0|OUTPUT|LVCMOS25*|0|12|SLOW||||UNLOCATED|NO|NONE|
|
||||
B3|Y<1>|IOB|IO_L2P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B4|||VCCO_0|||0|||||2.50||||
|
||||
B5|Y<9>|IOB|IO_L6P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B6|||GND||||||||||||
|
||||
B7|Y<13>|IOB|IO_L35P_GCLK17_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B8|||VCCO_0|||0|||||2.50||||
|
||||
B9|Y<17>|IOB|IO_L37P_GCLK13_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B10|||GND||||||||||||
|
||||
B11|Y<25>|IOB|IO_L63P_SCP7_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B12|||VCCO_0|||0|||||2.50||||
|
||||
B13|Y<29>|IOB|IO_L65P_SCP3_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
B14||IOBM|IO_L1P_1|UNUSED||1|||||||||
|
||||
B15||IOBS|IO_L1N_VREF_1|UNUSED||1|||||||||
|
||||
C1|X<31>|IOB|IO_L83N_VREF_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
C2|X<30>|IOB|IO_L83P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
C3|||GND||||||||||||
|
||||
C4|Y<5>|IOB|IO_L4P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C5|Y<4>|IOB|IO_L3N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C6|Y<7>|IOB|IO_L33P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C7|||NC||||||||||||
|
||||
C8|Y<15>|IOB|IO_L36P_GCLK15_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C9|Y<20>|IOB|IO_L39N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C10|Y<23>|IOB|IO_L62P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C11|Y<28>|IOB|IO_L64N_SCP4_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C12|Y<31>|IOB|IO_L66P_SCP1_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
C13|||GND||||||||||||
|
||||
C14||IOBM|IO_L33P_1|UNUSED||1|||||||||
|
||||
C15||IOBS|IO_L33N_1|UNUSED||1|||||||||
|
||||
D1|X<29>|IOB|IO_L54N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
D2|||VCCO_3|||3|||||any******||||
|
||||
D3|X<28>|IOB|IO_L54P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
D4|X<26>|IOB|IO_L53P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
D5|Y<3>|IOB|IO_L3P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
D6|||NC||||||||||||
|
||||
D7|||NC||||||||||||
|
||||
D8|Y<12>|IOB|IO_L34N_GCLK18_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
D9|||VCCO_0|||0|||||2.50||||
|
||||
D10|Y<19>|IOB|IO_L39P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
D11|Y<27>|IOB|IO_L64P_SCP5_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
D12|||TDO||||||||||||
|
||||
D13||IOBM|IO_L35P_1|UNUSED||1|||||||||
|
||||
D14|||VCCO_1|||1|||||any******||||
|
||||
D15||IOBS|IO_L35N_1|UNUSED||1|||||||||
|
||||
E1|X<25>|IOB|IO_L52N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
E2|X<24>|IOB|IO_L52P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
E3|X<27>|IOB|IO_L53N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
E4|||NC||||||||||||
|
||||
E5|||NC||||||||||||
|
||||
E6|||NC||||||||||||
|
||||
E7|Y<11>|IOB|IO_L34P_GCLK19_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
E8|||NC||||||||||||
|
||||
E9|Y<22>|IOB|IO_L40N_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
E10|||TDI||||||||||||
|
||||
E11|||GND||||||||||||
|
||||
E12|||VCCAUX||||||||2.5||||
|
||||
E13|||TMS||||||||||||
|
||||
E14||IOBM|IO_L37P_1|UNUSED||1|||||||||
|
||||
E15||IOBS|IO_L37N_1|UNUSED||1|||||||||
|
||||
F1|X<23>|IOB|IO_L46N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
F2|||GND||||||||||||
|
||||
F3|X<22>|IOB|IO_L46P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
F4|||NC||||||||||||
|
||||
F5|||NC||||||||||||
|
||||
F6|||GND||||||||||||
|
||||
F7|||VCCAUX||||||||2.5||||
|
||||
F8|||NC||||||||||||
|
||||
F9|||VCCINT||||||||1.2||||
|
||||
F10|Y<21>|IOB|IO_L40P_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
F11|||NC||||||||||||
|
||||
F12|||NC||||||||||||
|
||||
F13||IOBM|IO_L39P_1|UNUSED||1|||||||||
|
||||
F14|||GND||||||||||||
|
||||
F15||IOBS|IO_L39N_1|UNUSED||1|||||||||
|
||||
G1|X<12>|IOB|IO_L44N_GCLK20_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
G2|X<15>|IOB|IO_L44P_GCLK21_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
G3|||NC||||||||||||
|
||||
G4|||VCCO_3|||3|||||any******||||
|
||||
G5|||NC||||||||||||
|
||||
G6|||VCCINT||||||||1.2||||
|
||||
G7|||GND||||||||||||
|
||||
G8|||VCCINT||||||||1.2||||
|
||||
G9|||GND||||||||||||
|
||||
G10|||VCCAUX||||||||2.5||||
|
||||
G11|||NC||||||||||||
|
||||
G12|||NC||||||||||||
|
||||
G13|||NC||||||||||||
|
||||
G14||IOBM|IO_L41P_GCLK9_IRDY1_1|UNUSED||1|||||||||
|
||||
G15||IOBS|IO_L41N_GCLK8_1|UNUSED||1|||||||||
|
||||
H1|X<18>|IOB|IO_L42N_GCLK24_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
H2|||VCCO_3|||3|||||any******||||
|
||||
H3|X<14>|IOB|IO_L42P_GCLK25_TRDY2_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
H4|||NC||||||||||||
|
||||
H5|||NC||||||||||||
|
||||
H6|||NC||||||||||||
|
||||
H7|||VCCINT||||||||1.2||||
|
||||
H8|||GND||||||||||||
|
||||
H9|||VCCINT||||||||1.2||||
|
||||
H10|||NC||||||||||||
|
||||
H11|||NC||||||||||||
|
||||
H12|||NC||||||||||||
|
||||
H13||IOBM|IO_L42P_GCLK7_1|UNUSED||1|||||||||
|
||||
H14|||VCCO_1|||1|||||any******||||
|
||||
H15||IOBS|IO_L42N_GCLK6_TRDY1_1|UNUSED||1|||||||||
|
||||
J1|X<16>|IOB|IO_L41N_GCLK26_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
J2|X<19>|IOB|IO_L41P_GCLK27_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
J3|X<17>|IOB|IO_L43N_GCLK22_IRDY2_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
J4|X<21>|IOB|IO_L45N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
J5|||NC||||||||||||
|
||||
J6|||VCCAUX||||||||2.5||||
|
||||
J7|||GND||||||||||||
|
||||
J8|||VCCINT||||||||1.2||||
|
||||
J9|||GND||||||||||||
|
||||
J10|||VCCINT||||||||1.2||||
|
||||
J11||IOBM|IO_L36P_1|UNUSED||1|||||||||
|
||||
J12|||VCCO_1|||1|||||any******||||
|
||||
J13||IOBS|IO_L36N_1|UNUSED||1|||||||||
|
||||
J14||IOBM|IO_L43P_GCLK5_1|UNUSED||1|||||||||
|
||||
J15||IOBS|IO_L43N_GCLK4_1|UNUSED||1|||||||||
|
||||
K1|X<11>|IOB|IO_L40N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
K2|||GND||||||||||||
|
||||
K3|X<10>|IOB|IO_L40P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
K4|X<20>|IOB|IO_L43P_GCLK23_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
K5|X<13>|IOB|IO_L45P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
K6|||GND||||||||||||
|
||||
K7|||VCCINT||||||||1.2||||
|
||||
K8||IOBM|IO_L31P_GCLK31_D14_2|UNUSED||2|||||||||
|
||||
K9|||VCCAUX||||||||2.5||||
|
||||
K10||IOBM|IO_L38P_1|UNUSED||1|||||||||
|
||||
K11||IOBS|IO_L38N_1|UNUSED||1|||||||||
|
||||
K12||IOBM|IO_L40P_GCLK11_1|UNUSED||1|||||||||
|
||||
K13||IOBM|IO_L44P_1|UNUSED||1|||||||||
|
||||
K14|||GND||||||||||||
|
||||
K15||IOBS|IO_L44N_1|UNUSED||1|||||||||
|
||||
L1|X<9>|IOB|IO_L39N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
L2|X<8>|IOB|IO_L39P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
L3|X<5>|IOB|IO_L1N_VREF_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
L4|||VCCAUX||||||||2.5||||
|
||||
L5||IOBS|IO_L62N_D6_2|UNUSED||2|||||||||
|
||||
L6||IOBM|IO_L62P_D5_2|UNUSED||2|||||||||
|
||||
L7|||NC||||||||||||
|
||||
L8||IOBS|IO_L31N_GCLK30_D15_2|UNUSED||2|||||||||
|
||||
L9||IOBM|IO_L14P_D11_2|UNUSED||2|||||||||
|
||||
L10|||CMPCS_B_2||||||||||||
|
||||
L11|||GND||||||||||||
|
||||
L12||IOBS|IO_L40N_GCLK10_1|UNUSED||1|||||||||
|
||||
L13|||SUSPEND||||||||||||
|
||||
L14||IOBM|IO_L45P_1|UNUSED||1|||||||||
|
||||
L15||IOBS|IO_L45N_1|UNUSED||1|||||||||
|
||||
M1|X<1>|IOB|IO_L38N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
M2|||VCCO_3|||3|||||any******||||
|
||||
M3|X<0>|IOB|IO_L38P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
M4|X<4>|IOB|IO_L1P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
M5||IOBM|IO_L64P_D8_2|UNUSED||2|||||||||
|
||||
M6|||NC||||||||||||
|
||||
M7|||VCCO_2|||2|||||any******||||
|
||||
M8||IOBM|IO_L30P_GCLK1_D13_2|UNUSED||2|||||||||
|
||||
M9|||NC||||||||||||
|
||||
M10||IOBS|IO_L14N_D12_2|UNUSED||2|||||||||
|
||||
M11||IOBM|IO_L12P_D1_MISO2_2|UNUSED||2|||||||||
|
||||
M12|||VCCAUX||||||||2.5||||
|
||||
M13||IOBM|IO_L46P_1|UNUSED||1|||||||||
|
||||
M14|||VCCO_1|||1|||||any******||||
|
||||
M15||IOBS|IO_L46N_1|UNUSED||1|||||||||
|
||||
N1|X<7>|IOB|IO_L37N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
N2|X<6>|IOB|IO_L37P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
N3|||GND||||||||||||
|
||||
N4||IOBM|IO_L63P_2|UNUSED||2|||||||||
|
||||
N5||IOBS|IO_L64N_D9_2|UNUSED||2|||||||||
|
||||
N6||IOBM|IO_L48P_D7_2|UNUSED||2|||||||||
|
||||
N7||IOBS|IO_L30N_GCLK0_USERCCLK_2|UNUSED||2|||||||||
|
||||
N8||IOBM|IO_L29P_GCLK3_2|UNUSED||2|||||||||
|
||||
N9|||NC||||||||||||
|
||||
N10||IOBM|IO_L13P_M1_2|UNUSED||2|||||||||
|
||||
N11||IOBS|IO_L12N_D2_MISO3_2|UNUSED||2|||||||||
|
||||
N12||IOBM|IO_L1P_CCLK_2|UNUSED||2|||||||||
|
||||
N13|||GND||||||||||||
|
||||
N14||IOBM|IO_L47P_1|UNUSED||1|||||||||
|
||||
N15||IOBS|IO_L47N_1|UNUSED||1|||||||||
|
||||
P1|X<3>|IOB|IO_L2N_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
P2|X<2>|IOB|IO_L2P_3|INPUT|LVCMOS25*|3||||NONE||UNLOCATED|NO|NONE|
|
||||
P3||IOBM|IO_L65P_INIT_B_2|UNUSED||2|||||||||
|
||||
P4|||VCCO_2|||2|||||any******||||
|
||||
P5||IOBM|IO_L49P_D3_2|UNUSED||2|||||||||
|
||||
P6|||GND||||||||||||
|
||||
P7||IOBM|IO_L32P_GCLK29_2|UNUSED||2|||||||||
|
||||
P8|||VCCO_2|||2|||||any******||||
|
||||
P9||IOBM|IO_L16P_2|UNUSED||2|||||||||
|
||||
P10|||GND||||||||||||
|
||||
P11||IOBM|IO_L3P_D0_DIN_MISO_MISO1_2|UNUSED||2|||||||||
|
||||
P12|||VCCO_2|||2|||||any******||||
|
||||
P13||IOBM|IO_L2P_CMPCLK_2|UNUSED||2|||||||||
|
||||
P14||IOBM|IO_L74P_AWAKE_1|UNUSED||1|||||||||
|
||||
P15||IOBS|IO_L74N_DOUT_BUSY_1|UNUSED||1|||||||||
|
||||
R1|||GND||||||||||||
|
||||
R2|||PROGRAM_B_2||||||||||||
|
||||
R3||IOBS|IO_L65N_CSO_B_2|UNUSED||2|||||||||
|
||||
R4||IOBS|IO_L63N_2|UNUSED||2|||||||||
|
||||
R5||IOBS|IO_L49N_D4_2|UNUSED||2|||||||||
|
||||
R6||IOBS|IO_L48N_RDWR_B_VREF_2|UNUSED||2|||||||||
|
||||
R7||IOBS|IO_L32N_GCLK28_2|UNUSED||2|||||||||
|
||||
R8||IOBS|IO_L29N_GCLK2_2|UNUSED||2|||||||||
|
||||
R9||IOBS|IO_L16N_VREF_2|UNUSED||2|||||||||
|
||||
R10||IOBS|IO_L13N_D10_2|UNUSED||2|||||||||
|
||||
R11||IOBS|IO_L3N_MOSI_CSI_B_MISO0_2|UNUSED||2|||||||||
|
||||
R12||IOBS|IO_L1N_M0_CMPMISO_2|UNUSED||2|||||||||
|
||||
R13||IOBS|IO_L2N_CMPMOSI_2|UNUSED||2|||||||||
|
||||
R14|||DONE_2||||||||||||
|
||||
R15|||GND||||||||||||
|
||||
|
||||
-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|
||||
|
||||
* Default value.
|
||||
** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
****** Special VCCO requirements may apply. Please consult the device
|
||||
family datasheet for specific guideline on VCCO requirements.
|
||||
|
||||
|
||||
@@ -1,147 +0,0 @@
|
||||
Release 14.7 par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Xilinx:: Sat Aug 24 12:14:27 2019
|
||||
|
||||
par -w -intstyle ise -ol high -mt off SpecialCasesCheck_map.ncd
|
||||
SpecialCasesCheck.ncd SpecialCasesCheck.pcf
|
||||
|
||||
|
||||
Constraints file: SpecialCasesCheck.pcf.
|
||||
Loading device for application Rf_Device from file '6slx4.nph' in environment /opt/Xilinx/14.7/ISE_DS/ISE/.
|
||||
"SpecialCasesCheck" is an NCD, version 3.2, device xa6slx4, package csg225, speed -3
|
||||
|
||||
Initializing temperature to 100.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
|
||||
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
|
||||
|
||||
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
|
||||
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
|
||||
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
|
||||
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
|
||||
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
||||
|
||||
Device speed data version: "PRODUCTION 1.23 2013-10-13".
|
||||
|
||||
|
||||
|
||||
Device Utilization Summary:
|
||||
|
||||
Slice Logic Utilization:
|
||||
Number of Slice Registers: 0 out of 4,800 0%
|
||||
Number of Slice LUTs: 26 out of 2,400 1%
|
||||
Number used as logic: 26 out of 2,400 1%
|
||||
Number using O6 output only: 25
|
||||
Number using O5 output only: 0
|
||||
Number using O5 and O6: 1
|
||||
Number used as ROM: 0
|
||||
Number used as Memory: 0 out of 1,200 0%
|
||||
|
||||
Slice Logic Distribution:
|
||||
Number of occupied Slices: 10 out of 600 1%
|
||||
Number of MUXCYs used: 12 out of 1,200 1%
|
||||
Number of LUT Flip Flop pairs used: 26
|
||||
Number with an unused Flip Flop: 26 out of 26 100%
|
||||
Number with an unused LUT: 0 out of 26 0%
|
||||
Number of fully used LUT-FF pairs: 0 out of 26 0%
|
||||
Number of slice register sites lost
|
||||
to control set restrictions: 0 out of 4,800 0%
|
||||
|
||||
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
||||
one Flip Flop within a slice. A control set is a unique combination of
|
||||
clock, reset, set, and enable signals for a registered element.
|
||||
The Slice Logic Distribution report is not meaningful if the design is
|
||||
over-mapped for a non-slice resource or if Placement fails.
|
||||
|
||||
IO Utilization:
|
||||
Number of bonded IOBs: 66 out of 132 50%
|
||||
|
||||
Specific Feature Utilization:
|
||||
Number of RAMB16BWERs: 0 out of 12 0%
|
||||
Number of RAMB8BWERs: 0 out of 24 0%
|
||||
Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%
|
||||
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
|
||||
Number of BUFG/BUFGMUXs: 0 out of 16 0%
|
||||
Number of DCM/DCM_CLKGENs: 0 out of 4 0%
|
||||
Number of ILOGIC2/ISERDES2s: 0 out of 200 0%
|
||||
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 200 0%
|
||||
Number of OLOGIC2/OSERDES2s: 0 out of 200 0%
|
||||
Number of BSCANs: 0 out of 4 0%
|
||||
Number of BUFHs: 0 out of 128 0%
|
||||
Number of BUFPLLs: 0 out of 8 0%
|
||||
Number of BUFPLL_MCBs: 0 out of 4 0%
|
||||
Number of DSP48A1s: 0 out of 8 0%
|
||||
Number of ICAPs: 0 out of 1 0%
|
||||
Number of PCILOGICSEs: 0 out of 2 0%
|
||||
Number of PLL_ADVs: 0 out of 2 0%
|
||||
Number of PMVs: 0 out of 1 0%
|
||||
Number of STARTUPs: 0 out of 1 0%
|
||||
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
||||
|
||||
|
||||
Overall effort level (-ol): High
|
||||
Router effort level (-rl): High
|
||||
|
||||
Starting initial Timing Analysis. REAL time: 2 secs
|
||||
Finished initial Timing Analysis. REAL time: 2 secs
|
||||
|
||||
Starting Router
|
||||
|
||||
|
||||
Phase 1 : 155 unrouted; REAL time: 2 secs
|
||||
|
||||
Phase 2 : 145 unrouted; REAL time: 2 secs
|
||||
|
||||
Phase 3 : 214 unrouted; REAL time: 2 secs
|
||||
|
||||
Phase 4 : 214 unrouted; (Par is working to improve performance) REAL time: 2 secs
|
||||
|
||||
Updating file: SpecialCasesCheck.ncd with current fully routed design.
|
||||
|
||||
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
|
||||
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
|
||||
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
|
||||
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
|
||||
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
|
||||
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 3 secs
|
||||
Total REAL time to Router completion: 3 secs
|
||||
Total CPU time to Router completion: 3 secs
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
Generating "PAR" statistics.
|
||||
INFO:Par:459 - The Clock Report is not displayed in the non timing-driven mode.
|
||||
Timing Score: 0 (Setup: 0, Hold: 0)
|
||||
|
||||
|
||||
|
||||
Generating Pad Report.
|
||||
|
||||
All signals are completely routed.
|
||||
|
||||
Total REAL time to PAR completion: 3 secs
|
||||
Total CPU time to PAR completion: 3 secs
|
||||
|
||||
Peak Memory Usage: 596 MB
|
||||
|
||||
Placer: Placement generated during map.
|
||||
Routing: Completed - No errors found.
|
||||
|
||||
Number of error messages: 0
|
||||
Number of warning messages: 0
|
||||
Number of info messages: 2
|
||||
|
||||
Writing design to file SpecialCasesCheck.ncd
|
||||
|
||||
|
||||
|
||||
PAR done!
|
||||
@@ -1,4 +0,0 @@
|
||||
//! **************************************************************************
|
||||
// Written by: Map P.20131013 on Sat Aug 24 12:14:25 2019
|
||||
//! **************************************************************************
|
||||
|
||||
@@ -1,5 +0,0 @@
|
||||
vhdl work "TypeCheck.vhd"
|
||||
vhdl work "EqualCheck.vhd"
|
||||
vhdl work "ZeroCheck.vhd"
|
||||
vhdl work "NaNCheck.vhd"
|
||||
vhdl work "SpecialCasesCheck.vhd"
|
||||
@@ -1,332 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!DOCTYPE twReport [
|
||||
<!ELEMENT twReport (twHead?, (twWarn | twDebug | twInfo)*, twBody, twSum?,
|
||||
twDebug*, twFoot?, twClientInfo?)>
|
||||
<!ATTLIST twReport version CDATA "10,4">
|
||||
<!ELEMENT twHead (twExecVer?, twCopyright, twCmdLine?, twDesign?, twPCF?, twDevInfo, twRptInfo, twEnvVar*)>
|
||||
<!ELEMENT twExecVer (#PCDATA)>
|
||||
<!ELEMENT twCopyright (#PCDATA)>
|
||||
<!ELEMENT twCmdLine (#PCDATA)>
|
||||
<!ELEMENT twDesign (#PCDATA)>
|
||||
<!ELEMENT twPCF (#PCDATA)>
|
||||
<!ELEMENT twDevInfo (twDevName, twSpeedGrade, twSpeedVer?)>
|
||||
<!ELEMENT twDevName (#PCDATA)>
|
||||
<!ATTLIST twDevInfo arch CDATA #IMPLIED pkg CDATA #IMPLIED>
|
||||
<!ELEMENT twSpeedGrade (#PCDATA)>
|
||||
<!ELEMENT twSpeedVer (#PCDATA)>
|
||||
<!ELEMENT twRptInfo (twItemLimit?, (twUnconst, twUnconstLimit?)?)>
|
||||
<!ATTLIST twRptInfo twRptLvl (twErr | twVerbose | twTerseErr | twSum | twTimeGrp) #REQUIRED>
|
||||
<!ATTLIST twRptInfo twAdvRpt (TRUE | FALSE) "FALSE">
|
||||
<!ATTLIST twRptInfo twTimeUnits (twPsec | twNsec | twUsec | twMsec | twSec) "twNsec">
|
||||
<!ATTLIST twRptInfo twFreqUnits (twGHz | twMHz | twHz) "twMHz">
|
||||
<!ATTLIST twRptInfo twReportMinPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twItemLimit (#PCDATA)>
|
||||
<!ELEMENT twUnconst EMPTY>
|
||||
<!ELEMENT twUnconstLimit (#PCDATA)>
|
||||
<!ELEMENT twEnvVar EMPTY>
|
||||
<!ATTLIST twEnvVar name CDATA #REQUIRED>
|
||||
<!ATTLIST twEnvVar description CDATA #REQUIRED>
|
||||
<!ELEMENT twWarn (#PCDATA)>
|
||||
<!ELEMENT twInfo (#PCDATA)>
|
||||
<!ELEMENT twDebug (#PCDATA)>
|
||||
<!ELEMENT twBody (twDerating?, (twSumRpt | twVerboseRpt | twErrRpt | twTerseErrRpt | twTimeGrpRpt), twNonDedClks?)>
|
||||
<!ATTLIST twBody twFastPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twDerating (twProc?, twTemp?, twVolt?)>
|
||||
<!ELEMENT twProc (#PCDATA)>
|
||||
<!ELEMENT twTemp (#PCDATA)>
|
||||
<!ELEMENT twVolt (#PCDATA)>
|
||||
<!ELEMENT twSumRpt (twConstRollupTable*, twConstList?, twConstSummaryTable?, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?)>
|
||||
<!ELEMENT twErrRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twTerseErrRpt (twConstList, twUnmetConstCnt?, twDataSheet?)>
|
||||
<!ELEMENT twVerboseRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twCycles (twSigConn+)>
|
||||
<!ATTLIST twCycles twNum CDATA #REQUIRED>
|
||||
<!ELEMENT twSigConn (twSig, twDriver, twLoad)>
|
||||
<!ELEMENT twSig (#PCDATA)>
|
||||
<!ELEMENT twDriver (#PCDATA)>
|
||||
<!ELEMENT twLoad (#PCDATA)>
|
||||
<!ELEMENT twConst (twConstHead, ((twPathRpt?,twRacePathRpt?, twPathRptBanner?)* | (twPathRpt*, twRacePathRpt?) | twNetRpt* | twClkSkewLimit*))>
|
||||
<!ATTLIST twConst twConstType (NET |
|
||||
NETDELAY |
|
||||
NETSKEW |
|
||||
PATH |
|
||||
DEFPERIOD |
|
||||
UNCONSTPATH |
|
||||
DEFPATH |
|
||||
PATH2SETUP |
|
||||
UNCONSTPATH2SETUP |
|
||||
PATHCLASS |
|
||||
PATHDELAY |
|
||||
PERIOD |
|
||||
FREQUENCY |
|
||||
PATHBLOCK |
|
||||
OFFSET |
|
||||
OFFSETIN |
|
||||
OFFSETINCLOCK |
|
||||
UNCONSTOFFSETINCLOCK |
|
||||
OFFSETINDELAY |
|
||||
OFFSETINMOD |
|
||||
OFFSETOUT |
|
||||
OFFSETOUTCLOCK |
|
||||
UNCONSTOFFSETOUTCLOCK |
|
||||
OFFSETOUTDELAY |
|
||||
OFFSETOUTMOD| CLOCK_SKEW_LIMITS) #IMPLIED>
|
||||
<!ELEMENT twConstHead (twConstName, twItemCnt, twErrCntSetup, twErrCntEndPt?, twErrCntHold,
|
||||
twEndPtCnt?,
|
||||
twPathErrCnt?, (twMinPer| twMaxDel| twMaxFreq| twMaxNetDel| twMaxNetSkew| twMinOff| twMaxOff)*)>
|
||||
<!ELEMENT twConstName (#PCDATA)>
|
||||
<!ATTLIST twConstName UCFConstName CDATA #IMPLIED>
|
||||
<!ATTLIST twConstHead uID CDATA #IMPLIED>
|
||||
<!ELEMENT twItemCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCntEndPt (#PCDATA)>
|
||||
<!ELEMENT twErrCntSetup (#PCDATA)>
|
||||
<!ELEMENT twErrCntHold (#PCDATA)>
|
||||
<!ATTLIST twErrCntHold twRaceChecked (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twEndPtCnt (#PCDATA)>
|
||||
<!ELEMENT twPathErrCnt (#PCDATA)>
|
||||
<!ELEMENT twMinPer (#PCDATA) >
|
||||
<!ELEMENT twFootnote EMPTY>
|
||||
<!ATTLIST twFootnote number CDATA #REQUIRED>
|
||||
<!ELEMENT twMaxDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFreq (#PCDATA)>
|
||||
<!ELEMENT twMinOff (#PCDATA)>
|
||||
<!ELEMENT twMaxOff (#PCDATA)>
|
||||
<!ELEMENT twTIG (twTIGHead, (twPathRpt*,twRacePathRpt?))>
|
||||
<!ELEMENT twTIGHead (twTIGName, twInstantiated, twBlocked)>
|
||||
<!ELEMENT twTIGName (#PCDATA)>
|
||||
<!ELEMENT twInstantiated (#PCDATA)>
|
||||
<!ELEMENT twBlocked (#PCDATA)>
|
||||
<!ELEMENT twRacePathRpt (twRacePath+)>
|
||||
<!ELEMENT twPathRpt (twUnconstPath | twConstPath | twUnconstOffIn | twConstOffIn | twUnconstOffOut | twConstOffOut | twModOffOut)>
|
||||
<!ELEMENT twUnconstPath (twTotDel, twSrc, twDest, (twDel, twSUTime)?, twTotPathDel?, twClkSkew?, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twUnconstPath twDataPathType CDATA #IMPLIED
|
||||
twSimpleMinPath CDATA #IMPLIED>
|
||||
<!ELEMENT twTotDel (#PCDATA)>
|
||||
<!ELEMENT twSrc (#PCDATA)>
|
||||
<!ATTLIST twSrc BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDest (#PCDATA)>
|
||||
<!ATTLIST twDest BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDel (#PCDATA)>
|
||||
<!ELEMENT twSUTime (#PCDATA)>
|
||||
<!ELEMENT twTotPathDel (#PCDATA)>
|
||||
<!ELEMENT twClkSkew (#PCDATA)>
|
||||
<!ATTLIST twClkSkew dest CDATA #IMPLIED src CDATA #IMPLIED>
|
||||
<!ELEMENT twConstPath (twSlack, twSrc, twDest, twTotPathDel?, twClkSkew?, twDelConst, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twConstPath twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstPath constType (period | fromto | unknown) "unknown">
|
||||
<!ELEMENT twSlack (#PCDATA)>
|
||||
<!ELEMENT twDelConst (#PCDATA)>
|
||||
<!ELEMENT tw2Phase EMPTY>
|
||||
<!ELEMENT twClkUncert (#PCDATA)>
|
||||
<!ATTLIST twClkUncert fSysJit CDATA #IMPLIED fInputJit CDATA #IMPLIED
|
||||
fDCMJit CDATA #IMPLIED
|
||||
fPhaseErr CDATA #IMPLIED
|
||||
sEqu CDATA #IMPLIED>
|
||||
<!ELEMENT twRacePath (twSlack, twSrc, twDest, twClkSkew, twDelConst?, twClkUncert?, twDetPath)>
|
||||
<!ELEMENT twPathRptBanner (#PCDATA)>
|
||||
<!ATTLIST twPathRptBanner sType CDATA #IMPLIED iPaths CDATA #IMPLIED iCriticalPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twUnconstOffIn (twOff, twSrc, twDest, twGuaranteed?, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twUnconstOffIn twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twOff (#PCDATA)>
|
||||
<!ELEMENT twGuaranteed EMPTY>
|
||||
<!ELEMENT twConstOffIn (twSlack, twSrc, twDest, ((twClkDel, twClkSrc, twClkDest) | twGuarInSetup), twOff, twOffSrc, twOffDest, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twConstOffIn twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstOffIn twDurationNotSpecified CDATA #IMPLIED>
|
||||
<!ELEMENT twClkDel (#PCDATA)>
|
||||
<!ELEMENT twClkSrc (#PCDATA)>
|
||||
<!ELEMENT twClkDest (#PCDATA)>
|
||||
<!ELEMENT twGuarInSetup (#PCDATA)>
|
||||
<!ELEMENT twOffSrc (#PCDATA)>
|
||||
<!ELEMENT twOffDest (#PCDATA)>
|
||||
<!ELEMENT twUnconstOffOut (twOff, twSrc, twDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twUnconstOffOut twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstOffOut (twSlack, twSrc, twDest, twClkDel, twClkSrc, twClkDest, twDataDel, twDataSrc, twDataDest, twOff, twOffSrc, twOffDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twConstOffOut twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ELEMENT twDataDel (#PCDATA)>
|
||||
<!ELEMENT twDataSrc (#PCDATA)>
|
||||
<!ELEMENT twDataDest (#PCDATA)>
|
||||
<!ELEMENT twModOffOut (twSlack, twDest, twDataDel, twDataSrc, twDataDest, twClkUncert?, twDataPath?)>
|
||||
<!ELEMENT twDetPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDetPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twDataPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDataPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twClkPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twClkPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twLogLvls (#PCDATA)>
|
||||
<!ELEMENT twSrcSite (#PCDATA)>
|
||||
<!ELEMENT twSrcClk (#PCDATA)>
|
||||
<!ATTLIST twSrcClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twSrcClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twSrcClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPathDel (twSite, twDelType, twFanCnt?, twDelInfo?, twComp, twNet?, twBEL*)>
|
||||
<!ATTLIST twPathDel twHoldTime (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twDelInfo (#PCDATA)>
|
||||
<!ATTLIST twDelInfo twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ATTLIST twDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twSite (#PCDATA)>
|
||||
<!ELEMENT twDelType (#PCDATA)>
|
||||
<!ELEMENT twFanCnt (#PCDATA)>
|
||||
<!ELEMENT twComp (#PCDATA)>
|
||||
<!ELEMENT twNet (#PCDATA)>
|
||||
<!ELEMENT twBEL (#PCDATA)>
|
||||
<!ELEMENT twLogDel (#PCDATA)>
|
||||
<!ELEMENT twRouteDel (#PCDATA)>
|
||||
<!ELEMENT twDestClk (#PCDATA)>
|
||||
<!ATTLIST twDestClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twDestClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twDestClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPctLog (#PCDATA)>
|
||||
<!ELEMENT twPctRoute (#PCDATA)>
|
||||
<!ELEMENT twNetRpt (twDelNet | twSlackNet | twSkewNet)>
|
||||
<!ELEMENT twDelNet (twDel, twNet, twDetNet?)>
|
||||
<!ELEMENT twSlackNet (twSlack, twNet, twDel, twNotMet?, twTimeConst, twAbsSlack, twDetNet?)>
|
||||
<!ELEMENT twTimeConst (#PCDATA)>
|
||||
<!ELEMENT twAbsSlack (#PCDATA)>
|
||||
<!ELEMENT twSkewNet (twSlack, twNet, twSkew, twNotMet?, twTimeConst, twAbsSlack, twDetSkewNet?)>
|
||||
<!ELEMENT twSkew (#PCDATA)>
|
||||
<!ELEMENT twDetNet (twNetDel*)>
|
||||
<!ELEMENT twNetDel (twSrc, twDest, twNetDelInfo)>
|
||||
<!ELEMENT twNetDelInfo (#PCDATA)>
|
||||
<!ATTLIST twNetDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twDetSkewNet (twNetSkew*)>
|
||||
<!ELEMENT twNetSkew (twSrc, twDest, twNetDelInfo, twSkew)>
|
||||
<!ELEMENT twClkSkewLimit EMPTY>
|
||||
<!ATTLIST twClkSkewLimit slack CDATA #IMPLIED skew CDATA #IMPLIED arrv1name CDATA #IMPLIED arrv1 CDATA #IMPLIED
|
||||
arrv2name CDATA #IMPLIED arrv2 CDATA #IMPLIED uncert CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollupTable (twConstRollup*)>
|
||||
<!ATTLIST twConstRollupTable uID CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollup EMPTY>
|
||||
<!ATTLIST twConstRollup name CDATA #IMPLIED fullName CDATA #IMPLIED type CDATA #IMPLIED requirement CDATA #IMPLIED prefType CDATA #IMPLIED actual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstRollup actualRollup CDATA #IMPLIED errors CDATA #IMPLIED errorRollup CDATA #IMPLIED items CDATA #IMPLIED itemsRollup CDATA #IMPLIED>
|
||||
<!ELEMENT twConstList (twConstListItem)*>
|
||||
<!ELEMENT twConstListItem (twConstName, twNotMet?, twReqVal?, twActVal?, twLogLvls?)>
|
||||
<!ATTLIST twConstListItem twUnits (twTime | twFreq) "twTime">
|
||||
<!ELEMENT twNotMet EMPTY>
|
||||
<!ELEMENT twReqVal (#PCDATA)>
|
||||
<!ELEMENT twActVal (#PCDATA)>
|
||||
<!ELEMENT twConstSummaryTable (twConstStats|twConstSummary)*>
|
||||
<!ATTLIST twConstSummaryTable twEmptyConstraints CDATA #IMPLIED>
|
||||
<!ELEMENT twConstStats (twConstName)>
|
||||
<!ATTLIST twConstStats twUnits (twTime | twFreq) "twTime">
|
||||
<!ATTLIST twConstStats twRequired CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twActual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twLogLvls CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twErrors CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twPCFIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twAbsSlackIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twTCType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstSummary (twConstName, twConstData?, twConstData*)>
|
||||
<!ATTLIST twConstSummary PCFIndex CDATA #IMPLIED slackIndex CDATA #IMPLIED>
|
||||
<!ELEMENT twConstData EMPTY>
|
||||
<!ATTLIST twConstData type CDATA #IMPLIED units (MHz | ns) "ns" slack CDATA #IMPLIED
|
||||
best CDATA #IMPLIED requested CDATA #IMPLIED
|
||||
errors CDATA #IMPLIED
|
||||
score CDATA #IMPLIED>
|
||||
<!ELEMENT twTimeGrpRpt (twTimeGrp)*>
|
||||
<!ELEMENT twTimeGrp (twTimeGrpName, twCompList?, twBELList?, twMacList?, twBlockList?, twSigList?, twPinList?)>
|
||||
<!ELEMENT twTimeGrpName (#PCDATA)>
|
||||
<!ELEMENT twCompList (twCompName+)>
|
||||
<!ELEMENT twCompName (#PCDATA)>
|
||||
<!ELEMENT twSigList (twSigName+)>
|
||||
<!ELEMENT twSigName (#PCDATA)>
|
||||
<!ELEMENT twBELList (twBELName+)>
|
||||
<!ELEMENT twBELName (#PCDATA)>
|
||||
<!ELEMENT twBlockList (twBlockName+)>
|
||||
<!ELEMENT twBlockName (#PCDATA)>
|
||||
<!ELEMENT twMacList (twMacName+)>
|
||||
<!ELEMENT twMacName (#PCDATA)>
|
||||
<!ELEMENT twPinList (twPinName+)>
|
||||
<!ELEMENT twPinName (#PCDATA)>
|
||||
<!ELEMENT twUnmetConstCnt (#PCDATA)>
|
||||
<!ELEMENT twDataSheet (twSUH2ClkList*, (twClk2PadList|twClk2OutList)*, twClk2SUList*, twPad2PadList?, twOffsetTables?)>
|
||||
<!ATTLIST twDataSheet twNameLen CDATA #REQUIRED>
|
||||
<!ELEMENT twSUH2ClkList (twDest, twSUH2Clk+)>
|
||||
<!ATTLIST twSUH2ClkList twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twSUH2ClkList twPhaseWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twSUH2Clk (twSrc, twSUHTime, twSUHTime?)>
|
||||
<!ELEMENT twSUHTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHTime twInternalClk CDATA #IMPLIED>
|
||||
<!ATTLIST twSUHTime twClkPhase CDATA #IMPLIED>
|
||||
<!ELEMENT twSU2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twSU2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twH2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twH2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2PadList (twSrc, twClk2Pad+)>
|
||||
<!ELEMENT twClk2Pad (twDest, twTime)>
|
||||
<!ELEMENT twTime (#PCDATA)>
|
||||
<!ATTLIST twTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2OutList (twSrc, twClk2Out+)>
|
||||
<!ATTLIST twClk2OutList twDestWidth CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2OutList twPhaseWidth CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2Out EMPTY>
|
||||
<!ATTLIST twClk2Out twOutPad CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twInternalClk CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twClkPhase CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2SUList (twDest, twClk2SU+)>
|
||||
<!ATTLIST twClk2SUList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twClk2SU (twSrc, twRiseRise?, twFallRise?, twRiseFall?, twFallFall?)>
|
||||
<!ELEMENT twRiseRise (#PCDATA)>
|
||||
<!ELEMENT twFallRise (#PCDATA)>
|
||||
<!ELEMENT twRiseFall (#PCDATA)>
|
||||
<!ELEMENT twFallFall (#PCDATA)>
|
||||
<!ELEMENT twPad2PadList (twPad2Pad+)>
|
||||
<!ATTLIST twPad2PadList twSrcWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twPad2PadList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twPad2Pad (twSrc, twDest, twDel)>
|
||||
<!ELEMENT twOffsetTables (twOffsetInTable*,twOffsetOutTable*)>
|
||||
<!ELEMENT twOffsetInTable (twConstName, twOffInTblRow*)>
|
||||
<!ATTLIST twOffsetInTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstWindow CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetup CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHold CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetupSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffsetOutTable (twConstName, twOffOutTblRow*)>
|
||||
<!ATTLIST twOffsetOutTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMinSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMaxSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twOffInTblRow (twSrc, twSUHSlackTime*)>
|
||||
<!ELEMENT twSUHSlackTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHSlackTime twSetupSlack CDATA #IMPLIED twHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffOutTblRow EMPTY>
|
||||
<!ATTLIST twOffOutTblRow twOutPad CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twNonDedClks ((twWarn | twInfo), twNonDedClk+)>
|
||||
<!ELEMENT twNonDedClk (#PCDATA)>
|
||||
<!ELEMENT twSum ( twErrCnt, twScore, twConstCov, twStats)>
|
||||
<!ELEMENT twScore (#PCDATA)>
|
||||
<!ELEMENT twConstCov (twPathCnt, twNetCnt, twConnCnt, twPct?)>
|
||||
<!ELEMENT twPathCnt (#PCDATA)>
|
||||
<!ELEMENT twNetCnt (#PCDATA)>
|
||||
<!ELEMENT twConnCnt (#PCDATA)>
|
||||
<!ELEMENT twPct (#PCDATA)>
|
||||
<!ELEMENT twStats ( twMinPer?, twFootnote?, twMaxFreq?, twMaxCombDel?, twMaxFromToDel?, twMaxNetDel?, twMaxNetSkew?, twMaxInAfterClk?, twMinInBeforeClk?, twMaxOutBeforeClk?, twMinOutAfterClk?, (twInfo | twWarn)*)>
|
||||
<!ELEMENT twMaxCombDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFromToDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetSkew (#PCDATA)>
|
||||
<!ELEMENT twMaxInAfterClk (#PCDATA)>
|
||||
<!ELEMENT twMinInBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMaxOutBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMinOutAfterClk (#PCDATA)>
|
||||
<!ELEMENT twFoot (twFootnoteExplanation*, twTimestamp)>
|
||||
<!ELEMENT twTimestamp (#PCDATA)>
|
||||
<!ELEMENT twFootnoteExplanation EMPTY>
|
||||
<!ATTLIST twFootnoteExplanation number CDATA #REQUIRED>
|
||||
<!ATTLIST twFootnoteExplanation text CDATA #REQUIRED>
|
||||
<!ELEMENT twClientInfo (twClientName, twAttrList?)>
|
||||
<!ELEMENT twClientName (#PCDATA)>
|
||||
<!ELEMENT twAttrList (twAttrListItem)*>
|
||||
<!ELEMENT twAttrListItem (twName, twValue*)>
|
||||
<!ELEMENT twName (#PCDATA)>
|
||||
<!ELEMENT twValue (#PCDATA)>
|
||||
]>
|
||||
<twReport><twBody><twSumRpt></twSumRpt></twBody></twReport>
|
||||
@@ -1,349 +0,0 @@
|
||||
Release 14.7 - xst P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
-->
|
||||
Parameter TMPDIR set to xst/projnav.tmp
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Parameter xsthdpdir set to xst
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Reading design: SpecialCasesCheck.prj
|
||||
|
||||
TABLE OF CONTENTS
|
||||
1) Synthesis Options Summary
|
||||
2) HDL Parsing
|
||||
3) HDL Elaboration
|
||||
4) HDL Synthesis
|
||||
4.1) HDL Synthesis Report
|
||||
5) Advanced HDL Synthesis
|
||||
5.1) Advanced HDL Synthesis Report
|
||||
6) Low Level Synthesis
|
||||
7) Partition Report
|
||||
8) Design Summary
|
||||
8.1) Primitive and Black Box Usage
|
||||
8.2) Device utilization summary
|
||||
8.3) Partition Resource Summary
|
||||
8.4) Timing Report
|
||||
8.4.1) Clock Information
|
||||
8.4.2) Asynchronous Control Signals Information
|
||||
8.4.3) Timing Summary
|
||||
8.4.4) Timing Details
|
||||
8.4.5) Cross Clock Domains Report
|
||||
|
||||
|
||||
=========================================================================
|
||||
* Synthesis Options Summary *
|
||||
=========================================================================
|
||||
---- Source Parameters
|
||||
Input File Name : "SpecialCasesCheck.prj"
|
||||
Ignore Synthesis Constraint File : NO
|
||||
|
||||
---- Target Parameters
|
||||
Output File Name : "SpecialCasesCheck"
|
||||
Output Format : NGC
|
||||
Target Device : xa6slx4-3-csg225
|
||||
|
||||
---- Source Options
|
||||
Top Module Name : SpecialCasesCheck
|
||||
Automatic FSM Extraction : YES
|
||||
FSM Encoding Algorithm : Auto
|
||||
Safe Implementation : No
|
||||
FSM Style : LUT
|
||||
RAM Extraction : Yes
|
||||
RAM Style : Auto
|
||||
ROM Extraction : Yes
|
||||
Shift Register Extraction : YES
|
||||
ROM Style : Auto
|
||||
Resource Sharing : YES
|
||||
Asynchronous To Synchronous : NO
|
||||
Shift Register Minimum Size : 2
|
||||
Use DSP Block : Auto
|
||||
Automatic Register Balancing : No
|
||||
|
||||
---- Target Options
|
||||
LUT Combining : Auto
|
||||
Reduce Control Sets : Auto
|
||||
Add IO Buffers : YES
|
||||
Global Maximum Fanout : 100000
|
||||
Add Generic Clock Buffer(BUFG) : 32
|
||||
Register Duplication : YES
|
||||
Optimize Instantiated Primitives : NO
|
||||
Use Clock Enable : Yes
|
||||
Use Synchronous Set : Yes
|
||||
Use Synchronous Reset : Yes
|
||||
Pack IO Registers into IOBs : Auto
|
||||
Equivalent register Removal : YES
|
||||
|
||||
---- General Options
|
||||
Optimization Goal : Speed
|
||||
Optimization Effort : 1
|
||||
Power Reduction : NO
|
||||
Keep Hierarchy : No
|
||||
Netlist Hierarchy : As_Optimized
|
||||
RTL Output : Yes
|
||||
Global Optimization : AllClockNets
|
||||
Read Cores : YES
|
||||
Write Timing Constraints : NO
|
||||
Cross Clock Analysis : NO
|
||||
Hierarchy Separator : /
|
||||
Bus Delimiter : <>
|
||||
Case Specifier : Maintain
|
||||
Slice Utilization Ratio : 100
|
||||
BRAM Utilization Ratio : 100
|
||||
DSP48 Utilization Ratio : 100
|
||||
Auto BRAM Packing : NO
|
||||
Slice Utilization Ratio Delta : 5
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
* HDL Parsing *
|
||||
=========================================================================
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/TypeCheck.vhd" into library work
|
||||
Parsing entity <TypeCheck>.
|
||||
Parsing architecture <TypeCheckArch> of entity <typecheck>.
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/EqualCheck.vhd" into library work
|
||||
Parsing entity <EqualCheck>.
|
||||
Parsing architecture <EqualCheckArch> of entity <equalcheck>.
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/ZeroCheck.vhd" into library work
|
||||
Parsing entity <ZeroCheck>.
|
||||
Parsing architecture <ZeroCheckArch> of entity <zerocheck>.
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/NaNCheck.vhd" into library work
|
||||
Parsing entity <NaNCheck>.
|
||||
Parsing architecture <NaNCheckArch> of entity <nancheck>.
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd" into library work
|
||||
Parsing entity <SpecialCasesCheck>.
|
||||
Parsing architecture <SpecialCasesCheckArch> of entity <specialcasescheck>.
|
||||
|
||||
=========================================================================
|
||||
* HDL Elaboration *
|
||||
=========================================================================
|
||||
|
||||
Elaborating entity <SpecialCasesCheck> (architecture <SpecialCasesCheckArch>) from library <work>.
|
||||
|
||||
Elaborating entity <NaNCheck> (architecture <NaNCheckArch>) from library <work>.
|
||||
|
||||
Elaborating entity <TypeCheck> (architecture <TypeCheckArch>) from library <work>.
|
||||
|
||||
Elaborating entity <ZeroCheck> (architecture <ZeroCheckArch>) from library <work>.
|
||||
|
||||
Elaborating entity <EqualCheck> (architecture <EqualCheckArch>) with generics from library <work>.
|
||||
|
||||
=========================================================================
|
||||
* HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Synthesizing Unit <SpecialCasesCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd".
|
||||
Summary:
|
||||
no macro.
|
||||
Unit <SpecialCasesCheck> synthesized.
|
||||
|
||||
Synthesizing Unit <NaNCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/NaNCheck.vhd".
|
||||
Summary:
|
||||
no macro.
|
||||
Unit <NaNCheck> synthesized.
|
||||
|
||||
Synthesizing Unit <TypeCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/TypeCheck.vhd".
|
||||
WARNING:Xst:647 - Input <N<31:31>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
|
||||
Summary:
|
||||
no macro.
|
||||
Unit <TypeCheck> synthesized.
|
||||
|
||||
Synthesizing Unit <ZeroCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/ZeroCheck.vhd".
|
||||
Summary:
|
||||
Unit <ZeroCheck> synthesized.
|
||||
|
||||
Synthesizing Unit <EqualCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/EqualCheck.vhd".
|
||||
BITCOUNT = 31
|
||||
Summary:
|
||||
Unit <EqualCheck> synthesized.
|
||||
|
||||
=========================================================================
|
||||
HDL Synthesis Report
|
||||
|
||||
Macro Statistics
|
||||
# Xors : 2
|
||||
1-bit xor2 : 1
|
||||
31-bit xor2 : 1
|
||||
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Advanced HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
Advanced HDL Synthesis Report
|
||||
|
||||
Macro Statistics
|
||||
# Xors : 2
|
||||
1-bit xor2 : 1
|
||||
31-bit xor2 : 1
|
||||
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Low Level Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Optimizing unit <SpecialCasesCheck> ...
|
||||
|
||||
Mapping all equations...
|
||||
Building and optimizing final netlist ...
|
||||
Found area constraint ratio of 100 (+ 5) on block SpecialCasesCheck, actual ratio is 1.
|
||||
|
||||
Final Macro Processing ...
|
||||
|
||||
=========================================================================
|
||||
Final Register Report
|
||||
|
||||
Found no macro
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Partition Report *
|
||||
=========================================================================
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
=========================================================================
|
||||
* Design Summary *
|
||||
=========================================================================
|
||||
|
||||
Top Level Output File Name : SpecialCasesCheck.ngc
|
||||
|
||||
Primitive and Black Box Usage:
|
||||
------------------------------
|
||||
# BELS : 39
|
||||
# GND : 1
|
||||
# LUT3 : 2
|
||||
# LUT4 : 3
|
||||
# LUT5 : 2
|
||||
# LUT6 : 19
|
||||
# MUXCY : 11
|
||||
# VCC : 1
|
||||
# IO Buffers : 66
|
||||
# IBUF : 64
|
||||
# OBUF : 2
|
||||
|
||||
Device utilization summary:
|
||||
---------------------------
|
||||
|
||||
Selected Device : xa6slx4csg225-3
|
||||
|
||||
|
||||
Slice Logic Utilization:
|
||||
Number of Slice LUTs: 26 out of 2400 1%
|
||||
Number used as Logic: 26 out of 2400 1%
|
||||
|
||||
Slice Logic Distribution:
|
||||
Number of LUT Flip Flop pairs used: 26
|
||||
Number with an unused Flip Flop: 26 out of 26 100%
|
||||
Number with an unused LUT: 0 out of 26 0%
|
||||
Number of fully used LUT-FF pairs: 0 out of 26 0%
|
||||
Number of unique control sets: 0
|
||||
|
||||
IO Utilization:
|
||||
Number of IOs: 66
|
||||
Number of bonded IOBs: 66 out of 132 50%
|
||||
|
||||
Specific Feature Utilization:
|
||||
|
||||
---------------------------
|
||||
Partition Resource Summary:
|
||||
---------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
---------------------------
|
||||
|
||||
|
||||
=========================================================================
|
||||
Timing Report
|
||||
|
||||
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
|
||||
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
|
||||
GENERATED AFTER PLACE-and-ROUTE.
|
||||
|
||||
Clock Information:
|
||||
------------------
|
||||
No clock signals found in this design
|
||||
|
||||
Asynchronous Control Signals Information:
|
||||
----------------------------------------
|
||||
No asynchronous control signals found in this design
|
||||
|
||||
Timing Summary:
|
||||
---------------
|
||||
Speed Grade: -3
|
||||
|
||||
Minimum period: No path found
|
||||
Minimum input arrival time before clock: No path found
|
||||
Maximum output required time after clock: No path found
|
||||
Maximum combinational path delay: 7.570ns
|
||||
|
||||
Timing Details:
|
||||
---------------
|
||||
All values displayed in nanoseconds (ns)
|
||||
|
||||
=========================================================================
|
||||
Timing constraint: Default path analysis
|
||||
Total number of paths / destination ports: 128 / 2
|
||||
-------------------------------------------------------------------------
|
||||
Delay: 7.570ns (Levels of Logic = 5)
|
||||
Source: Y<4> (PAD)
|
||||
Destination: isNaN (PAD)
|
||||
|
||||
Data Path: Y<4> to isNaN
|
||||
Gate Net
|
||||
Cell:in->out fanout Delay Delay Logical Name (Net Name)
|
||||
---------------------------------------- ------------
|
||||
IBUF:I->O 2 1.222 0.981 Y_4_IBUF (Y_4_IBUF)
|
||||
LUT6:I0->O 1 0.203 0.924 NC/isNan11 (NC/isNan10)
|
||||
LUT6:I1->O 1 0.203 0.684 NC/isNan12 (NC/isNan11)
|
||||
LUT6:I4->O 1 0.203 0.579 NC/isNan13 (isNaN_OBUF)
|
||||
OBUF:I->O 2.571 isNaN_OBUF (isNaN)
|
||||
----------------------------------------
|
||||
Total 7.570ns (4.402ns logic, 3.168ns route)
|
||||
(58.2% logic, 41.8% route)
|
||||
|
||||
=========================================================================
|
||||
|
||||
Cross Clock Domains Report:
|
||||
--------------------------
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 4.00 secs
|
||||
Total CPU time to Xst completion: 3.87 secs
|
||||
|
||||
-->
|
||||
|
||||
|
||||
Total memory usage is 474696 kilobytes
|
||||
|
||||
Number of errors : 0 ( 0 filtered)
|
||||
Number of warnings : 1 ( 0 filtered)
|
||||
Number of infos : 0 ( 0 filtered)
|
||||
|
||||
@@ -1,180 +0,0 @@
|
||||
--------------------------------------------------------------------------------
|
||||
Release 14.7 Trace (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/trce -intstyle ise -v 3 -s 3 -n
|
||||
3 -fastpaths -xml SpecialCasesCheck.twx SpecialCasesCheck.ncd -o
|
||||
SpecialCasesCheck.twr SpecialCasesCheck.pcf
|
||||
|
||||
Design file: SpecialCasesCheck.ncd
|
||||
Physical constraint file: SpecialCasesCheck.pcf
|
||||
Device,package,speed: xa6slx4,csg225,I,-3 (PRODUCTION 1.23 2013-10-13)
|
||||
Report level: verbose report
|
||||
|
||||
Environment Variable Effect
|
||||
-------------------- ------
|
||||
NONE No environment variables were set
|
||||
--------------------------------------------------------------------------------
|
||||
|
||||
INFO:Timing:2698 - No timing constraints found, doing default enumeration.
|
||||
INFO:Timing:3412 - To improve timing, see the Timing Closure User Guide (UG612).
|
||||
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
|
||||
option. All paths that are not constrained will be reported in the
|
||||
unconstrained paths section(s) of the report.
|
||||
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
|
||||
a 50 Ohm transmission line loading model. For the details of this model,
|
||||
and for more information on accounting for different loading conditions,
|
||||
please see the device datasheet.
|
||||
|
||||
|
||||
|
||||
Data Sheet report:
|
||||
-----------------
|
||||
All values displayed in nanoseconds (ns)
|
||||
|
||||
Pad to Pad
|
||||
---------------+---------------+---------+
|
||||
Source Pad |Destination Pad| Delay |
|
||||
---------------+---------------+---------+
|
||||
X<0> |isNaN | 11.058|
|
||||
X<0> |isZero | 10.439|
|
||||
X<1> |isNaN | 10.377|
|
||||
X<1> |isZero | 10.430|
|
||||
X<2> |isNaN | 11.612|
|
||||
X<2> |isZero | 11.959|
|
||||
X<3> |isNaN | 11.649|
|
||||
X<3> |isZero | 12.050|
|
||||
X<4> |isNaN | 11.411|
|
||||
X<4> |isZero | 12.228|
|
||||
X<5> |isNaN | 11.466|
|
||||
X<5> |isZero | 12.267|
|
||||
X<6> |isNaN | 11.193|
|
||||
X<6> |isZero | 10.961|
|
||||
X<7> |isNaN | 10.751|
|
||||
X<7> |isZero | 10.961|
|
||||
X<8> |isNaN | 10.537|
|
||||
X<8> |isZero | 10.199|
|
||||
X<9> |isNaN | 10.777|
|
||||
X<9> |isZero | 10.575|
|
||||
X<10> |isNaN | 10.437|
|
||||
X<10> |isZero | 10.602|
|
||||
X<11> |isNaN | 10.209|
|
||||
X<11> |isZero | 10.255|
|
||||
X<12> |isNaN | 10.593|
|
||||
X<12> |isZero | 10.323|
|
||||
X<13> |isNaN | 11.004|
|
||||
X<13> |isZero | 10.164|
|
||||
X<14> |isNaN | 9.715|
|
||||
X<14> |isZero | 10.438|
|
||||
X<15> |isNaN | 9.739|
|
||||
X<15> |isZero | 10.549|
|
||||
X<16> |isNaN | 10.397|
|
||||
X<16> |isZero | 10.155|
|
||||
X<17> |isNaN | 10.558|
|
||||
X<17> |isZero | 10.611|
|
||||
X<18> |isNaN | 10.474|
|
||||
X<18> |isZero | 10.178|
|
||||
X<19> |isNaN | 10.628|
|
||||
X<19> |isZero | 10.520|
|
||||
X<20> |isNaN | 10.053|
|
||||
X<20> |isZero | 9.886|
|
||||
X<21> |isNaN | 10.305|
|
||||
X<21> |isZero | 10.507|
|
||||
X<22> |isNaN | 10.517|
|
||||
X<22> |isZero | 10.336|
|
||||
X<23> |isNaN | 10.601|
|
||||
X<23> |isZero | 10.255|
|
||||
X<24> |isNaN | 11.962|
|
||||
X<24> |isZero | 11.311|
|
||||
X<25> |isNaN | 12.771|
|
||||
X<25> |isZero | 11.767|
|
||||
X<26> |isNaN | 12.691|
|
||||
X<26> |isZero | 11.904|
|
||||
X<27> |isNaN | 11.589|
|
||||
X<27> |isZero | 11.480|
|
||||
X<28> |isNaN | 12.509|
|
||||
X<28> |isZero | 11.705|
|
||||
X<29> |isNaN | 12.376|
|
||||
X<29> |isZero | 11.985|
|
||||
X<30> |isNaN | 11.605|
|
||||
X<30> |isZero | 12.031|
|
||||
X<31> |isNaN | 11.600|
|
||||
X<31> |isZero | 12.093|
|
||||
Y<0> |isNaN | 12.007|
|
||||
Y<0> |isZero | 11.318|
|
||||
Y<1> |isNaN | 12.520|
|
||||
Y<1> |isZero | 11.716|
|
||||
Y<2> |isNaN | 12.380|
|
||||
Y<2> |isZero | 11.204|
|
||||
Y<3> |isNaN | 13.232|
|
||||
Y<3> |isZero | 12.157|
|
||||
Y<4> |isNaN | 12.840|
|
||||
Y<4> |isZero | 12.195|
|
||||
Y<5> |isNaN | 12.972|
|
||||
Y<5> |isZero | 11.995|
|
||||
Y<6> |isNaN | 12.862|
|
||||
Y<6> |isZero | 11.584|
|
||||
Y<7> |isNaN | 12.444|
|
||||
Y<7> |isZero | 11.999|
|
||||
Y<8> |isNaN | 11.471|
|
||||
Y<8> |isZero | 10.830|
|
||||
Y<9> |isNaN | 12.280|
|
||||
Y<9> |isZero | 11.614|
|
||||
Y<10> |isNaN | 12.134|
|
||||
Y<10> |isZero | 11.822|
|
||||
Y<11> |isNaN | 12.422|
|
||||
Y<11> |isZero | 11.258|
|
||||
Y<12> |isNaN | 12.756|
|
||||
Y<12> |isZero | 12.304|
|
||||
Y<13> |isNaN | 12.566|
|
||||
Y<13> |isZero | 11.665|
|
||||
Y<14> |isNaN | 12.155|
|
||||
Y<14> |isZero | 12.355|
|
||||
Y<15> |isNaN | 12.706|
|
||||
Y<15> |isZero | 12.350|
|
||||
Y<16> |isNaN | 11.995|
|
||||
Y<16> |isZero | 12.040|
|
||||
Y<17> |isNaN | 12.800|
|
||||
Y<17> |isZero | 11.894|
|
||||
Y<18> |isNaN | 12.487|
|
||||
Y<18> |isZero | 11.659|
|
||||
Y<19> |isNaN | 13.125|
|
||||
Y<19> |isZero | 12.410|
|
||||
Y<20> |isNaN | 12.779|
|
||||
Y<20> |isZero | 12.344|
|
||||
Y<21> |isNaN | 12.140|
|
||||
Y<21> |isZero | 12.176|
|
||||
Y<22> |isNaN | 13.510|
|
||||
Y<22> |isZero | 12.862|
|
||||
Y<23> |isNaN | 12.305|
|
||||
Y<23> |isZero | 11.548|
|
||||
Y<24> |isNaN | 12.209|
|
||||
Y<24> |isZero | 12.461|
|
||||
Y<25> |isNaN | 12.196|
|
||||
Y<25> |isZero | 12.322|
|
||||
Y<26> |isNaN | 12.417|
|
||||
Y<26> |isZero | 12.754|
|
||||
Y<27> |isNaN | 12.064|
|
||||
Y<27> |isZero | 12.007|
|
||||
Y<28> |isNaN | 11.833|
|
||||
Y<28> |isZero | 11.870|
|
||||
Y<29> |isNaN | 12.434|
|
||||
Y<29> |isZero | 12.705|
|
||||
Y<30> |isNaN | 11.894|
|
||||
Y<30> |isZero | 12.131|
|
||||
Y<31> |isNaN | 11.196|
|
||||
Y<31> |isZero | 11.621|
|
||||
---------------+---------------+---------+
|
||||
|
||||
|
||||
Analysis completed Sat Aug 24 12:14:33 2019
|
||||
--------------------------------------------------------------------------------
|
||||
|
||||
Trace Settings:
|
||||
-------------------------
|
||||
Trace Settings
|
||||
|
||||
Peak Memory Usage: 374 MB
|
||||
|
||||
|
||||
|
||||
File diff suppressed because one or more lines are too long
@@ -1,9 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 24 12:14:30 2019
|
||||
|
||||
All signals are completely routed.
|
||||
|
||||
|
||||
|
||||
@@ -1,31 +0,0 @@
|
||||
-w
|
||||
-g DebugBitstream:No
|
||||
-g Binary:no
|
||||
-g CRC:Enable
|
||||
-g Reset_on_err:No
|
||||
-g ConfigRate:2
|
||||
-g ProgPin:PullUp
|
||||
-g TckPin:PullUp
|
||||
-g TdiPin:PullUp
|
||||
-g TdoPin:PullUp
|
||||
-g TmsPin:PullUp
|
||||
-g UnusedPin:PullDown
|
||||
-g UserID:0xFFFFFFFF
|
||||
-g ExtMasterCclk_en:No
|
||||
-g SPI_buswidth:1
|
||||
-g TIMER_CFG:0xFFFF
|
||||
-g multipin_wakeup:No
|
||||
-g StartUpClk:CClk
|
||||
-g DONE_cycle:4
|
||||
-g GTS_cycle:5
|
||||
-g GWE_cycle:6
|
||||
-g LCK_cycle:NoWait
|
||||
-g Security:None
|
||||
-g DonePipe:Yes
|
||||
-g DriveDone:No
|
||||
-g Encrypt:No
|
||||
-g en_sw_gsr:No
|
||||
-g drive_awake:No
|
||||
-g sw_clk:Startupclk
|
||||
-g sw_gwe_cycle:5
|
||||
-g sw_gts_cycle:4
|
||||
@@ -1,3 +0,0 @@
|
||||
PROGRAM=PAR
|
||||
STATE=ROUTED
|
||||
TIMESPECS_MET=OFF
|
||||
@@ -1,52 +0,0 @@
|
||||
set -tmpdir "xst/projnav.tmp"
|
||||
set -xsthdpdir "xst"
|
||||
run
|
||||
-ifn SpecialCasesCheck.prj
|
||||
-ofn SpecialCasesCheck
|
||||
-ofmt NGC
|
||||
-p xa6slx4-3-csg225
|
||||
-top SpecialCasesCheck
|
||||
-opt_mode Speed
|
||||
-opt_level 1
|
||||
-power NO
|
||||
-iuc NO
|
||||
-keep_hierarchy No
|
||||
-netlist_hierarchy As_Optimized
|
||||
-rtlview Yes
|
||||
-glob_opt AllClockNets
|
||||
-read_cores YES
|
||||
-write_timing_constraints NO
|
||||
-cross_clock_analysis NO
|
||||
-hierarchy_separator /
|
||||
-bus_delimiter <>
|
||||
-case Maintain
|
||||
-slice_utilization_ratio 100
|
||||
-bram_utilization_ratio 100
|
||||
-dsp_utilization_ratio 100
|
||||
-lc Auto
|
||||
-reduce_control_sets Auto
|
||||
-fsm_extract YES -fsm_encoding Auto
|
||||
-safe_implementation No
|
||||
-fsm_style LUT
|
||||
-ram_extract Yes
|
||||
-ram_style Auto
|
||||
-rom_extract Yes
|
||||
-shreg_extract YES
|
||||
-rom_style Auto
|
||||
-auto_bram_packing NO
|
||||
-resource_sharing YES
|
||||
-async_to_sync NO
|
||||
-shreg_min_size 2
|
||||
-use_dsp48 Auto
|
||||
-iobuf YES
|
||||
-max_fanout 100000
|
||||
-bufg 32
|
||||
-register_duplication YES
|
||||
-register_balancing No
|
||||
-optimize_primitives NO
|
||||
-use_clock_enable Yes
|
||||
-use_sync_set Yes
|
||||
-use_sync_reset Yes
|
||||
-iob Auto
|
||||
-equivalent_register_removal YES
|
||||
-slice_utilization_ratio_maxmargin 5
|
||||
@@ -1,8 +0,0 @@
|
||||
INTSTYLE=ise
|
||||
INFILE=/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.ncd
|
||||
OUTFILE=/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.bit
|
||||
FAMILY=Automotive Spartan6
|
||||
PART=xa6slx4-3csg225
|
||||
WORKINGDIR=/home/Luca/ISE/IEEE754Adder
|
||||
LICENSE=WebPack
|
||||
USER_INFO=211697841_0_0_919
|
||||
@@ -1,532 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx System Settings Report</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<center><big><big><b>System Settings</b></big></big></center><br>
|
||||
<A NAME="Environment Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Environment Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Environment Variable</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>LD_LIBRARY_PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_DSP</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_PLANAHEAD</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Synthesis Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Synthesis Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ifn</td>
|
||||
<td> </td>
|
||||
<td>SpecialCasesCheck.prj</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofn</td>
|
||||
<td> </td>
|
||||
<td>SpecialCasesCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofmt</td>
|
||||
<td> </td>
|
||||
<td>NGC</td>
|
||||
<td>NGC</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-p</td>
|
||||
<td> </td>
|
||||
<td>xa6slx4-3-csg225</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-top</td>
|
||||
<td> </td>
|
||||
<td>SpecialCasesCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_mode</td>
|
||||
<td>Optimization Goal</td>
|
||||
<td>Speed</td>
|
||||
<td>Speed</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_level</td>
|
||||
<td>Optimization Effort</td>
|
||||
<td>1</td>
|
||||
<td>1</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-power</td>
|
||||
<td>Power Reduction</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iuc</td>
|
||||
<td>Use synthesis Constraints File</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-keep_hierarchy</td>
|
||||
<td>Keep Hierarchy</td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-netlist_hierarchy</td>
|
||||
<td>Netlist Hierarchy</td>
|
||||
<td>As_Optimized</td>
|
||||
<td>As_Optimized</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rtlview</td>
|
||||
<td>Generate RTL Schematic</td>
|
||||
<td>Yes</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-glob_opt</td>
|
||||
<td>Global Optimization Goal</td>
|
||||
<td>AllClockNets</td>
|
||||
<td>AllClockNets</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-read_cores</td>
|
||||
<td>Read Cores</td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-write_timing_constraints</td>
|
||||
<td>Write Timing Constraints</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-cross_clock_analysis</td>
|
||||
<td>Cross Clock Analysis</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bus_delimiter</td>
|
||||
<td>Bus Delimiter</td>
|
||||
<td><></td>
|
||||
<td><></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio</td>
|
||||
<td>Slice Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bram_utilization_ratio</td>
|
||||
<td>BRAM Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-dsp_utilization_ratio</td>
|
||||
<td>DSP Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-reduce_control_sets</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_encoding</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-safe_implementation</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_style</td>
|
||||
<td> </td>
|
||||
<td>LUT</td>
|
||||
<td>LUT</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-shreg_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-auto_bram_packing</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-resource_sharing</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-async_to_sync</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_dsp48</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iobuf</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-max_fanout</td>
|
||||
<td> </td>
|
||||
<td>100000</td>
|
||||
<td>100000</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bufg</td>
|
||||
<td> </td>
|
||||
<td>32</td>
|
||||
<td>16</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_duplication</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_balancing</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-optimize_primitives</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_clock_enable</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_set</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_reset</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iob</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-equivalent_register_removal</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio_maxmargin</td>
|
||||
<td> </td>
|
||||
<td>5</td>
|
||||
<td>0</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Translation Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Translation Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-intstyle</td>
|
||||
<td> </td>
|
||||
<td>ise</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-dd</td>
|
||||
<td> </td>
|
||||
<td>_ngo</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-p</td>
|
||||
<td> </td>
|
||||
<td>xa6slx4-csg225-3</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Map Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Map Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ol</td>
|
||||
<td>Place & Route Effort Level (Overall)</td>
|
||||
<td>high</td>
|
||||
<td>high</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-xt</td>
|
||||
<td>Extra Cost Tables</td>
|
||||
<td>0</td>
|
||||
<td>0</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ir</td>
|
||||
<td>Use RLOC Constraints</td>
|
||||
<td>OFF</td>
|
||||
<td>OFF</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-t</td>
|
||||
<td>Starting Placer Cost Table (1-100) Map</td>
|
||||
<td>1</td>
|
||||
<td>0</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-r</td>
|
||||
<td>Register Ordering</td>
|
||||
<td>4</td>
|
||||
<td>4</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-intstyle</td>
|
||||
<td> </td>
|
||||
<td>ise</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-lc</td>
|
||||
<td>LUT Combining</td>
|
||||
<td>off</td>
|
||||
<td>off</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-o</td>
|
||||
<td> </td>
|
||||
<td>SpecialCasesCheck_map.ncd</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-w</td>
|
||||
<td> </td>
|
||||
<td>true</td>
|
||||
<td>false</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-pr</td>
|
||||
<td>Pack I/O Registers/Latches into IOBs</td>
|
||||
<td>off</td>
|
||||
<td>off</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-p</td>
|
||||
<td> </td>
|
||||
<td>xa6slx4-csg225-3</td>
|
||||
<td>None</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Place and Route Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Place and Route Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-intstyle</td>
|
||||
<td> </td>
|
||||
<td>ise</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-mt</td>
|
||||
<td>Enable Multi-Threading</td>
|
||||
<td>off</td>
|
||||
<td>off</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ol</td>
|
||||
<td>Place & Route Effort Level (Overall)</td>
|
||||
<td>high</td>
|
||||
<td>std</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-w</td>
|
||||
<td> </td>
|
||||
<td>true</td>
|
||||
<td>false</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Operating System Information"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Operating System Information </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Operating System Information</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>CPU Architecture/Speed</td>
|
||||
<td>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</td>
|
||||
<td>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</td>
|
||||
<td>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</td>
|
||||
<td>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>Host</td>
|
||||
<td>Xilinx</td>
|
||||
<td>Xilinx</td>
|
||||
<td>Xilinx</td>
|
||||
<td>Xilinx</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Name</td>
|
||||
<td>CentOS</td>
|
||||
<td>CentOS</td>
|
||||
<td>CentOS</td>
|
||||
<td>CentOS</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Release</td>
|
||||
<td>CentOS release 6.10 (Final)</td>
|
||||
<td>CentOS release 6.10 (Final)</td>
|
||||
<td>CentOS release 6.10 (Final)</td>
|
||||
<td>CentOS release 6.10 (Final)</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
</BODY> </HTML>
|
||||
File diff suppressed because one or more lines are too long
@@ -1,140 +0,0 @@
|
||||
Release 14.7 Map P.20131013 (lin64)
|
||||
Xilinx Map Application Log File for Design 'SpecialCasesCheck'
|
||||
|
||||
Design Information
|
||||
------------------
|
||||
Command Line : map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol
|
||||
high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off
|
||||
-pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd
|
||||
SpecialCasesCheck.pcf
|
||||
Target Device : xa6slx4
|
||||
Target Package : csg225
|
||||
Target Speed : -3
|
||||
Mapper Version : aspartan6 -- $Revision: 1.55 $
|
||||
Mapped Date : Sat Aug 24 12:14:20 2019
|
||||
|
||||
Mapping design into LUTs...
|
||||
Running directed packing...
|
||||
Running delay-based LUT packing...
|
||||
Updating timing models...
|
||||
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
|
||||
(.mrp).
|
||||
Running timing-driven placement...
|
||||
Total REAL time at the beginning of Placer: 3 secs
|
||||
Total CPU time at the beginning of Placer: 3 secs
|
||||
|
||||
Phase 1.1 Initial Placement Analysis
|
||||
Phase 1.1 Initial Placement Analysis (Checksum:1afc) REAL time: 3 secs
|
||||
|
||||
Phase 2.7 Design Feasibility Check
|
||||
Phase 2.7 Design Feasibility Check (Checksum:1afc) REAL time: 3 secs
|
||||
|
||||
Phase 3.31 Local Placement Optimization
|
||||
Phase 3.31 Local Placement Optimization (Checksum:1afc) REAL time: 3 secs
|
||||
|
||||
Phase 4.2 Initial Placement for Architecture Specific Features
|
||||
...
|
||||
....
|
||||
Phase 4.2 Initial Placement for Architecture Specific Features (Checksum:1afc) REAL time: 4 secs
|
||||
|
||||
Phase 5.36 Local Placement Optimization
|
||||
Phase 5.36 Local Placement Optimization (Checksum:1afc) REAL time: 4 secs
|
||||
|
||||
Phase 6.30 Global Clock Region Assignment
|
||||
Phase 6.30 Global Clock Region Assignment (Checksum:1afc) REAL time: 4 secs
|
||||
|
||||
Phase 7.3 Local Placement Optimization
|
||||
...
|
||||
....
|
||||
Phase 7.3 Local Placement Optimization (Checksum:789e990e) REAL time: 4 secs
|
||||
|
||||
Phase 8.5 Local Placement Optimization
|
||||
Phase 8.5 Local Placement Optimization (Checksum:789e990e) REAL time: 4 secs
|
||||
|
||||
Phase 9.8 Global Placement
|
||||
...................
|
||||
.........................
|
||||
Phase 9.8 Global Placement (Checksum:97cecb7e) REAL time: 4 secs
|
||||
|
||||
Phase 10.5 Local Placement Optimization
|
||||
Phase 10.5 Local Placement Optimization (Checksum:97cecb7e) REAL time: 4 secs
|
||||
|
||||
Phase 11.18 Placement Optimization
|
||||
Phase 11.18 Placement Optimization (Checksum:bebeaa60) REAL time: 4 secs
|
||||
|
||||
Phase 12.5 Local Placement Optimization
|
||||
Phase 12.5 Local Placement Optimization (Checksum:bebeaa60) REAL time: 4 secs
|
||||
|
||||
Phase 13.34 Placement Validation
|
||||
Phase 13.34 Placement Validation (Checksum:bebeaa60) REAL time: 4 secs
|
||||
|
||||
Total REAL time to Placer completion: 4 secs
|
||||
Total CPU time to Placer completion: 4 secs
|
||||
Running post-placement packing...
|
||||
Writing output files...
|
||||
|
||||
Design Summary
|
||||
--------------
|
||||
|
||||
Design Summary:
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
Slice Logic Utilization:
|
||||
Number of Slice Registers: 0 out of 4,800 0%
|
||||
Number of Slice LUTs: 26 out of 2,400 1%
|
||||
Number used as logic: 26 out of 2,400 1%
|
||||
Number using O6 output only: 25
|
||||
Number using O5 output only: 0
|
||||
Number using O5 and O6: 1
|
||||
Number used as ROM: 0
|
||||
Number used as Memory: 0 out of 1,200 0%
|
||||
|
||||
Slice Logic Distribution:
|
||||
Number of occupied Slices: 10 out of 600 1%
|
||||
Number of MUXCYs used: 12 out of 1,200 1%
|
||||
Number of LUT Flip Flop pairs used: 26
|
||||
Number with an unused Flip Flop: 26 out of 26 100%
|
||||
Number with an unused LUT: 0 out of 26 0%
|
||||
Number of fully used LUT-FF pairs: 0 out of 26 0%
|
||||
Number of slice register sites lost
|
||||
to control set restrictions: 0 out of 4,800 0%
|
||||
|
||||
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
||||
one Flip Flop within a slice. A control set is a unique combination of
|
||||
clock, reset, set, and enable signals for a registered element.
|
||||
The Slice Logic Distribution report is not meaningful if the design is
|
||||
over-mapped for a non-slice resource or if Placement fails.
|
||||
|
||||
IO Utilization:
|
||||
Number of bonded IOBs: 66 out of 132 50%
|
||||
|
||||
Specific Feature Utilization:
|
||||
Number of RAMB16BWERs: 0 out of 12 0%
|
||||
Number of RAMB8BWERs: 0 out of 24 0%
|
||||
Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%
|
||||
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
|
||||
Number of BUFG/BUFGMUXs: 0 out of 16 0%
|
||||
Number of DCM/DCM_CLKGENs: 0 out of 4 0%
|
||||
Number of ILOGIC2/ISERDES2s: 0 out of 200 0%
|
||||
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 200 0%
|
||||
Number of OLOGIC2/OSERDES2s: 0 out of 200 0%
|
||||
Number of BSCANs: 0 out of 4 0%
|
||||
Number of BUFHs: 0 out of 128 0%
|
||||
Number of BUFPLLs: 0 out of 8 0%
|
||||
Number of BUFPLL_MCBs: 0 out of 4 0%
|
||||
Number of DSP48A1s: 0 out of 8 0%
|
||||
Number of ICAPs: 0 out of 1 0%
|
||||
Number of PCILOGICSEs: 0 out of 2 0%
|
||||
Number of PLL_ADVs: 0 out of 2 0%
|
||||
Number of PMVs: 0 out of 1 0%
|
||||
Number of STARTUPs: 0 out of 1 0%
|
||||
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
||||
|
||||
Average Fanout of Non-Clock Nets: 1.78
|
||||
|
||||
Peak Memory Usage: 734 MB
|
||||
Total REAL time to MAP completion: 5 secs
|
||||
Total CPU time to MAP completion: 5 secs
|
||||
|
||||
Mapping completed.
|
||||
See MAP report file "SpecialCasesCheck_map.mrp" for details.
|
||||
@@ -1,245 +0,0 @@
|
||||
Release 14.7 Map P.20131013 (lin64)
|
||||
Xilinx Mapping Report File for Design 'SpecialCasesCheck'
|
||||
|
||||
Design Information
|
||||
------------------
|
||||
Command Line : map -intstyle ise -p xa6slx4-csg225-3 -w -logic_opt off -ol
|
||||
high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off
|
||||
-pr off -lc off -power off -o SpecialCasesCheck_map.ncd SpecialCasesCheck.ngd
|
||||
SpecialCasesCheck.pcf
|
||||
Target Device : xa6slx4
|
||||
Target Package : csg225
|
||||
Target Speed : -3
|
||||
Mapper Version : aspartan6 -- $Revision: 1.55 $
|
||||
Mapped Date : Sat Aug 24 12:14:20 2019
|
||||
|
||||
Design Summary
|
||||
--------------
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
Slice Logic Utilization:
|
||||
Number of Slice Registers: 0 out of 4,800 0%
|
||||
Number of Slice LUTs: 26 out of 2,400 1%
|
||||
Number used as logic: 26 out of 2,400 1%
|
||||
Number using O6 output only: 25
|
||||
Number using O5 output only: 0
|
||||
Number using O5 and O6: 1
|
||||
Number used as ROM: 0
|
||||
Number used as Memory: 0 out of 1,200 0%
|
||||
|
||||
Slice Logic Distribution:
|
||||
Number of occupied Slices: 10 out of 600 1%
|
||||
Number of MUXCYs used: 12 out of 1,200 1%
|
||||
Number of LUT Flip Flop pairs used: 26
|
||||
Number with an unused Flip Flop: 26 out of 26 100%
|
||||
Number with an unused LUT: 0 out of 26 0%
|
||||
Number of fully used LUT-FF pairs: 0 out of 26 0%
|
||||
Number of slice register sites lost
|
||||
to control set restrictions: 0 out of 4,800 0%
|
||||
|
||||
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
||||
one Flip Flop within a slice. A control set is a unique combination of
|
||||
clock, reset, set, and enable signals for a registered element.
|
||||
The Slice Logic Distribution report is not meaningful if the design is
|
||||
over-mapped for a non-slice resource or if Placement fails.
|
||||
|
||||
IO Utilization:
|
||||
Number of bonded IOBs: 66 out of 132 50%
|
||||
|
||||
Specific Feature Utilization:
|
||||
Number of RAMB16BWERs: 0 out of 12 0%
|
||||
Number of RAMB8BWERs: 0 out of 24 0%
|
||||
Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%
|
||||
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
|
||||
Number of BUFG/BUFGMUXs: 0 out of 16 0%
|
||||
Number of DCM/DCM_CLKGENs: 0 out of 4 0%
|
||||
Number of ILOGIC2/ISERDES2s: 0 out of 200 0%
|
||||
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 200 0%
|
||||
Number of OLOGIC2/OSERDES2s: 0 out of 200 0%
|
||||
Number of BSCANs: 0 out of 4 0%
|
||||
Number of BUFHs: 0 out of 128 0%
|
||||
Number of BUFPLLs: 0 out of 8 0%
|
||||
Number of BUFPLL_MCBs: 0 out of 4 0%
|
||||
Number of DSP48A1s: 0 out of 8 0%
|
||||
Number of ICAPs: 0 out of 1 0%
|
||||
Number of PCILOGICSEs: 0 out of 2 0%
|
||||
Number of PLL_ADVs: 0 out of 2 0%
|
||||
Number of PMVs: 0 out of 1 0%
|
||||
Number of STARTUPs: 0 out of 1 0%
|
||||
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
||||
|
||||
Average Fanout of Non-Clock Nets: 1.78
|
||||
|
||||
Peak Memory Usage: 734 MB
|
||||
Total REAL time to MAP completion: 5 secs
|
||||
Total CPU time to MAP completion: 5 secs
|
||||
|
||||
Table of Contents
|
||||
-----------------
|
||||
Section 1 - Errors
|
||||
Section 2 - Warnings
|
||||
Section 3 - Informational
|
||||
Section 4 - Removed Logic Summary
|
||||
Section 5 - Removed Logic
|
||||
Section 6 - IOB Properties
|
||||
Section 7 - RPMs
|
||||
Section 8 - Guide Report
|
||||
Section 9 - Area Group and Partition Summary
|
||||
Section 10 - Timing Report
|
||||
Section 11 - Configuration String Information
|
||||
Section 12 - Control Set Information
|
||||
Section 13 - Utilization by Hierarchy
|
||||
|
||||
Section 1 - Errors
|
||||
------------------
|
||||
|
||||
Section 2 - Warnings
|
||||
--------------------
|
||||
|
||||
Section 3 - Informational
|
||||
-------------------------
|
||||
INFO:LIT:244 - All of the single ended outputs in this design are using slew
|
||||
rate limited output drivers. The delay on speed critical single ended outputs
|
||||
can be dramatically reduced by designating them as fast outputs.
|
||||
INFO:Pack:1716 - Initializing temperature to 100.000 Celsius. (default - Range:
|
||||
-40.000 to 100.000 Celsius)
|
||||
INFO:Pack:1720 - Initializing voltage to 1.140 Volts. (default - Range: 1.140 to
|
||||
1.260 Volts)
|
||||
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
|
||||
(.mrp).
|
||||
INFO:Pack:1650 - Map created a placed design.
|
||||
|
||||
Section 4 - Removed Logic Summary
|
||||
---------------------------------
|
||||
2 block(s) optimized away
|
||||
|
||||
Section 5 - Removed Logic
|
||||
-------------------------
|
||||
|
||||
Optimized Block(s):
|
||||
TYPE BLOCK
|
||||
GND XST_GND
|
||||
VCC XST_VCC
|
||||
|
||||
Section 6 - IOB Properties
|
||||
--------------------------
|
||||
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
|
||||
| | | | | Term | Strength | Rate | | | Delay |
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
| X<0> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<1> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<2> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<3> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<4> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<5> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<6> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<7> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<8> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<9> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<10> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<11> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<12> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<13> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<14> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<15> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<16> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<17> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<18> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<19> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<20> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<21> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<22> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<23> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<24> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<25> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<26> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<27> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<28> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<29> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<30> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| X<31> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<0> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<1> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<2> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<3> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<4> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<5> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<6> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<7> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<8> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<9> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<10> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<11> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<12> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<13> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<14> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<15> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<16> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<17> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<18> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<19> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<20> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<21> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<22> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<23> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<24> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<25> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<26> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<27> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<28> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<29> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<30> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| Y<31> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| isNaN | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | |
|
||||
| isZero | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | |
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|
||||
Section 7 - RPMs
|
||||
----------------
|
||||
|
||||
Section 8 - Guide Report
|
||||
------------------------
|
||||
Guide not run on this design.
|
||||
|
||||
Section 9 - Area Group and Partition Summary
|
||||
--------------------------------------------
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
Area Group Information
|
||||
----------------------
|
||||
|
||||
No area groups were found in this design.
|
||||
|
||||
----------------------
|
||||
|
||||
Section 10 - Timing Report
|
||||
--------------------------
|
||||
A logic-level (pre-route) timing report can be generated by using Xilinx static
|
||||
timing analysis tools, Timing Analyzer (GUI) or TRCE (command line), with the
|
||||
mapped NCD and PCF files. Please note that this timing report will be generated
|
||||
using estimated delay information. For accurate numbers, please generate a
|
||||
timing report with the post Place and Route NCD file.
|
||||
|
||||
For more information about the Timing Analyzer, consult the Xilinx Timing
|
||||
Analyzer Reference Manual; for more information about TRCE, consult the Xilinx
|
||||
Command Line Tools User Guide "TRACE" chapter.
|
||||
|
||||
Section 11 - Configuration String Details
|
||||
-----------------------------------------
|
||||
Use the "-detail" map option to print out Configuration Strings
|
||||
|
||||
Section 12 - Control Set Information
|
||||
------------------------------------
|
||||
Use the "-detail" map option to print out Control Set Information.
|
||||
|
||||
Section 13 - Utilization by Hierarchy
|
||||
-------------------------------------
|
||||
Use the "-detail" map option to print out the Utilization by Hierarchy section.
|
||||
File diff suppressed because one or more lines are too long
File diff suppressed because one or more lines are too long
@@ -1,686 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="Map" timeStamp="Sat Aug 24 12:14:25 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="MAP_OPTION_SUMMARY">
|
||||
<item DEFAULT="high" label="-ol" stringID="MAP_EFFORTLEVEL" value="high"/>
|
||||
<item DEFAULT="0" label="-xt" stringID="MAP_EXTRA_COST_TABLE" value="0"/>
|
||||
<item DEFAULT="OFF" label="-ir" stringID="MAP_IGNORERLOCS" value="OFF"/>
|
||||
<item DEFAULT="OFF" stringID="MAP_LUTCOMPRESSIONMODE" value="OFF"/>
|
||||
<item DEFAULT="0" label="-t" stringID="MAP_PLACERCOSTTABLE" value="1"/>
|
||||
<item DEFAULT="4" label="-r" stringID="MAP_REGORDERING" value="4"/>
|
||||
<item DEFAULT="FALSE" stringID="MAP_REPLICATELUTS" value="TRUE"/>
|
||||
<item DEFAULT="None" label="-intstyle" stringID="MAP_INTSTYLE" value="ise"/>
|
||||
<item DEFAULT="off" label="-lc" stringID="MAP_LUT_COMBINING" value="off"/>
|
||||
<item DEFAULT="None" label="-o" stringID="MAP_OUTFILE" value="SpecialCasesCheck_map.ncd"/>
|
||||
<item DEFAULT="false" label="-w" stringID="MAP_OVERWRITE_OUTPUT" value="true"/>
|
||||
<item DEFAULT="off" label="-pr" stringID="MAP_PACK_INTERNAL" value="off"/>
|
||||
<item DEFAULT="None" label="-p" stringID="MAP_PARTNAME" value="xa6slx4-csg225-3"/>
|
||||
</section>
|
||||
<task stringID="MAP_PACK_REPORT">
|
||||
<item AVAILABLE="4800" dataType="int" label="Number of Slice Registers" stringID="MAP_SLICE_REGISTERS" value="0">
|
||||
<item dataType="int" label="Number of Slice Flip Flops" stringID="MAP_NUM_SLICE_FF" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCH" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCHTHRU" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCHLOGIC" value="0"/>
|
||||
</item>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number of Slice LUTs" stringID="MAP_SLICE_LUTS" value="26">
|
||||
<item dataType="int" label="Number using O5 output only" stringID="MAP_NUM_LOGIC_O5ONLY" value="0"/>
|
||||
<item dataType="int" label="Number using O6 output only" stringID="MAP_NUM_LOGIC_O6ONLY" value="25"/>
|
||||
<item dataType="int" label="Number using O5 and O6" stringID="MAP_NUM_LOGIC_O5ANDO6" value="1"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_EXO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_EXO5" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_FLOP" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_CARRY4" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_OTHERS" value="0"/>
|
||||
</item>
|
||||
<item AVAILABLE="132" dataType="int" stringID="MAP_AGG_BONDED_IO" value="66"/>
|
||||
<item AVAILABLE="68" dataType="int" stringID="MAP_AGG_UNBONDED_IO" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" label="IOB Flip Flops" stringID="MAP_NUM_IOB_FF" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IOB_LATCH" value="0"/>
|
||||
<item AVAILABLE="34" dataType="int" stringID="MAP_NUM_IOBM" value="0"/>
|
||||
<item AVAILABLE="66" dataType="int" stringID="MAP_NUM_BONDED_IOBM" value="0"/>
|
||||
<item AVAILABLE="34" dataType="int" stringID="MAP_NUM_IOBS" value="0"/>
|
||||
<item AVAILABLE="66" dataType="int" stringID="MAP_NUM_BONDED_IOBS" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_OPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_OPAD" value="0"/>
|
||||
<section stringID="MAP_DESIGN_INFORMATION">
|
||||
<item stringID="MAP_PART" value="xa6slx4csg225-3"/>
|
||||
<item stringID="MAP_DEVICE" value="xa6slx4"/>
|
||||
<item stringID="MAP_ARCHITECTURE" value="aspartan6"/>
|
||||
<item stringID="MAP_PACKAGE" value="csg225"/>
|
||||
<item stringID="MAP_SPEED" value="-3"/>
|
||||
</section>
|
||||
<section stringID="MAP_DESIGN_SUMMARY">
|
||||
<item dataType="int" stringID="MAP_NUM_ERRORS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_FILTERED_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_WARNINGS" value="0"/>
|
||||
<item UNITS="KB" dataType="int" stringID="MAP_PEAK_MEMORY" value="751136"/>
|
||||
<item stringID="MAP_TOTAL_REAL_TIME" value="5 secs "/>
|
||||
<item stringID="MAP_TOTAL_CPU_TIME" value="5 secs "/>
|
||||
</section>
|
||||
<section stringID="MAP_SLICE_REPORTING">
|
||||
<item AVAILABLE="4800" dataType="int" label="Number of Slice Registers" stringID="MAP_SLICE_REGISTERS" value="0">
|
||||
<item dataType="int" label="Number of Slice Flip Flops" stringID="MAP_NUM_SLICE_FF" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCH" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCHTHRU" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SLICE_LATCHLOGIC" value="0"/>
|
||||
</item>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number of Slice LUTs" stringID="MAP_SLICE_LUTS" value="26">
|
||||
<item dataType="int" label="Number using O5 output only" stringID="MAP_NUM_LOGIC_O5ONLY" value="0"/>
|
||||
<item dataType="int" label="Number using O6 output only" stringID="MAP_NUM_LOGIC_O6ONLY" value="25"/>
|
||||
<item dataType="int" label="Number using O5 and O6" stringID="MAP_NUM_LOGIC_O5ANDO6" value="1"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_ROM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_DPRAM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SPRAM_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O5ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O6ONLY" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_SRL_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_EXO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_EXO5" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_O5ANDO6" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_FLOP" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_CARRY4" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_LUT_RT_DRIVES_OTHERS" value="0"/>
|
||||
</item>
|
||||
<item AVAILABLE="600" dataType="int" label="Number of occupied Slices" stringID="MAP_OCCUPIED_SLICES" value="10">
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_SLICEL" value="3"/>
|
||||
<item AVAILABLE="300" dataType="int" stringID="MAP_NUM_SLICEM" value="0"/>
|
||||
<item AVAILABLE="300" dataType="int" stringID="MAP_NUM_SLICEX" value="7"/>
|
||||
</item>
|
||||
<item dataType="int" label="Number of LUT Flip Flop pairs used" stringID="MAP_OCCUPIED_LUT_AND_FF" value="26">
|
||||
<item dataType="int" stringID="MAP_OCCUPIED_LUT_ONLY" value="26"/>
|
||||
<item dataType="int" label="Number with an unused LUT" stringID="MAP_OCCUPIED_FF_ONLY" value="0"/>
|
||||
<item dataType="int" label="Number of fully used LUT-FF pairs" stringID="MAP_OCCUPIED_FF_AND_LUT" value="0"/>
|
||||
</item>
|
||||
</section>
|
||||
<section stringID="MAP_IOB_REPORTING">
|
||||
<item AVAILABLE="132" dataType="int" stringID="MAP_AGG_BONDED_IO" value="66"/>
|
||||
<item AVAILABLE="68" dataType="int" stringID="MAP_AGG_UNBONDED_IO" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" label="IOB Flip Flops" stringID="MAP_NUM_IOB_FF" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IOB_LATCH" value="0"/>
|
||||
<item AVAILABLE="34" dataType="int" stringID="MAP_NUM_IOBM" value="0"/>
|
||||
<item AVAILABLE="66" dataType="int" stringID="MAP_NUM_BONDED_IOBM" value="0"/>
|
||||
<item AVAILABLE="34" dataType="int" stringID="MAP_NUM_IOBS" value="0"/>
|
||||
<item AVAILABLE="66" dataType="int" stringID="MAP_NUM_BONDED_IOBS" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_OPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_OPAD" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_HARD_IP_REPORTING"/>
|
||||
<section stringID="MAP_RAM_FIFO_DATA">
|
||||
<item AVAILABLE="12" dataType="int" stringID="MAP_NUM_RAMB16BWER" value="0"/>
|
||||
<item AVAILABLE="24" dataType="int" stringID="MAP_NUM_RAMB8BWER" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_IP_DATA">
|
||||
<item AVAILABLE="4" dataType="int" stringID="MAP_NUM_BSCAN" value="0"/>
|
||||
<item AVAILABLE="128" dataType="int" stringID="MAP_NUM_BUFH" value="0"/>
|
||||
<item AVAILABLE="8" dataType="int" stringID="MAP_NUM_BUFPLL" value="0"/>
|
||||
<item AVAILABLE="4" dataType="int" stringID="MAP_NUM_BUFPLL_MCB" value="0"/>
|
||||
<item AVAILABLE="8" dataType="int" stringID="MAP_NUM_DSP48A1" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_GTPA1_DUAL" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_ICAP" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_MCB" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_PCIE_A1" value="0"/>
|
||||
<item AVAILABLE="2" dataType="int" stringID="MAP_NUM_PCILOGICSE" value="0"/>
|
||||
<item AVAILABLE="2" dataType="int" stringID="MAP_NUM_PLL_ADV" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_PMV" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_STARTUP" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_SUSPEND_SYNC" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_BUFG_DATA">
|
||||
<item dataType="int" label="Number used as BUFGs" stringID="MAP_NUM_BUFG" value="0"/>
|
||||
<item dataType="int" label="Number of BUFGMUXs" stringID="MAP_NUM_BUFGMUX" value="0"/>
|
||||
<item dataType="int" stringID="MAP_AVAILABLE" value="16"/>
|
||||
</section>
|
||||
<section stringID="MAP_MACRO_RPM_REPORTING">
|
||||
<item dataType="int" stringID="MAP_HARD_MACROS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_RPMS" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_IOB_PROPERTIES">
|
||||
<table stringID="MAP_IOB_TABLE">
|
||||
<column label="IOB
Name" sort="smart" stringID="IOB_NAME"/>
|
||||
<column stringID="Type"/>
|
||||
<column stringID="Direction"/>
|
||||
<column label="IO
Standard" sort="smart" stringID="IO_STANDARD"/>
|
||||
<column label="Diff
Term" stringID="DIFF_TERM"/>
|
||||
<column label="Drive
Strength" stringID="DRIVE_STRENGTH"/>
|
||||
<column label="Slew
Rate" stringID="SLEW_RATE"/>
|
||||
<column label="Reg
(s)" stringID="REGS"/>
|
||||
<column stringID="Resistor"/>
|
||||
<column label="IOB
Delay" stringID="IOB_DELAY"/>
|
||||
<row stringID="row" value="1">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<0>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<1>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<2>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<3>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<4>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="6">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<5>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="7">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<6>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="8">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<7>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="9">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<8>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="10">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<9>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="11">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<10>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="12">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<11>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="13">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<12>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="14">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<13>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="15">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<14>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="16">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<15>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="17">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<16>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="18">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<17>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="19">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<18>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="20">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<19>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="21">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<20>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="22">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<21>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="23">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<22>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="24">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<23>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="25">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<24>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="26">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<25>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="27">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<26>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="28">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<27>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="29">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<28>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="30">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<29>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="31">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<30>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="32">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="X<31>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="33">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<0>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="34">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<1>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="35">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<2>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="36">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<3>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="37">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<4>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="38">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<5>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="39">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<6>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="40">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<7>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="41">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<8>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="42">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<9>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="43">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<10>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="44">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<11>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="45">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<12>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="46">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<13>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="47">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<14>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="48">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<15>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="49">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<16>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="50">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<17>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="51">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<18>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="52">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<19>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="53">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<20>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="54">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<21>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="55">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<22>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="56">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<23>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="57">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<24>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="58">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<25>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="59">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<26>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="60">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<27>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="61">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<28>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="62">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<29>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="63">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<30>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="64">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="Y<31>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="65">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="isNaN"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="OUTPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
<item label="Drive
Strength" stringID="DRIVE_STRENGTH" value="12"/>
|
||||
<item label="Slew
Rate" stringID="SLEW_RATE" value="SLOW"/>
|
||||
</row>
|
||||
<row stringID="row" value="66">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="isZero"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="OUTPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
<item label="Drive
Strength" stringID="DRIVE_STRENGTH" value="12"/>
|
||||
<item label="Slew
Rate" stringID="SLEW_RATE" value="SLOW"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="MAP_RPM_MACROS">
|
||||
<section stringID="MAP_SHAPE_SECTION">
|
||||
<item dataType="int" stringID="MAP_NUM_SHAPE" value="1"/>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="MAP_GUIDE_REPORT"/>
|
||||
<section stringID="MAP_AREA_GROUPS_PARTITIONS"/>
|
||||
<section stringID="MAP_TIMING_REPORT"/>
|
||||
<section stringID="MAP_CONFIGURATION_STRING_DETAILS"/>
|
||||
<section stringID="MAP_GENERAL_CONFIG_DATA"/>
|
||||
<section stringID="MAP_CONTROL_SET_INFORMATION">
|
||||
<item dataType="int" label="Number of unique control sets" stringID="MAP_NUM_CONTROL_SETS" value="0"/>
|
||||
<tree stringID="MAP_CONTROL_SET_HIERARCHY">
|
||||
<property stringID="MAP_CLOCK_SIGNAL"/>
|
||||
<property stringID="MAP_RESET_SIGNAL"/>
|
||||
<property stringID="MAP_SET_SIGNAL"/>
|
||||
<property stringID="MAP_ENABLE_SIGNAL"/>
|
||||
<property label="Slice
Load Count" stringID="MAP_SLICE_LOAD_COUNT"/>
|
||||
<property label="Bel
Load Count" stringID="MAP_BEL_LOAD_COUNT"/>
|
||||
</tree>
|
||||
</section>
|
||||
</task>
|
||||
<section stringID="MAP_RAM_FIFO_DATA">
|
||||
<item AVAILABLE="12" dataType="int" stringID="MAP_NUM_RAMB16BWER" value="0"/>
|
||||
<item AVAILABLE="24" dataType="int" stringID="MAP_NUM_RAMB8BWER" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_IP_DATA">
|
||||
<item AVAILABLE="4" dataType="int" stringID="MAP_NUM_BSCAN" value="0"/>
|
||||
<item AVAILABLE="128" dataType="int" stringID="MAP_NUM_BUFH" value="0"/>
|
||||
<item AVAILABLE="8" dataType="int" stringID="MAP_NUM_BUFPLL" value="0"/>
|
||||
<item AVAILABLE="4" dataType="int" stringID="MAP_NUM_BUFPLL_MCB" value="0"/>
|
||||
<item AVAILABLE="8" dataType="int" stringID="MAP_NUM_DSP48A1" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_GTPA1_DUAL" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_ICAP" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_MCB" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_PCIE_A1" value="0"/>
|
||||
<item AVAILABLE="2" dataType="int" stringID="MAP_NUM_PCILOGICSE" value="0"/>
|
||||
<item AVAILABLE="2" dataType="int" stringID="MAP_NUM_PLL_ADV" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_PMV" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_STARTUP" value="0"/>
|
||||
<item AVAILABLE="1" dataType="int" stringID="MAP_NUM_SUSPEND_SYNC" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_BUFG_DATA">
|
||||
<item dataType="int" label="Number used as BUFGs" stringID="MAP_NUM_BUFG" value="0"/>
|
||||
<item dataType="int" label="Number of BUFGMUXs" stringID="MAP_NUM_BUFGMUX" value="0"/>
|
||||
<item dataType="int" stringID="MAP_AVAILABLE" value="16"/>
|
||||
<item dataType="int" stringID="MAP_HARD_MACROS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_RPMS" value="0"/>
|
||||
</section>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,107 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="NgdBuild" timeStamp="Sat Aug 24 12:14:17 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<task stringID="NGDBUILD_OPTION_SUMMARY">
|
||||
<section stringID="NGDBUILD_OPTION_SUMMARY">
|
||||
<item DEFAULT="None" label="-intstyle" stringID="NGDBUILD_intstyle" value="ise"/>
|
||||
<item DEFAULT="None" label="-dd" stringID="NGDBUILD_output_dir" value="_ngo"/>
|
||||
<item DEFAULT="None" label="-p" stringID="NGDBUILD_partname" value="xa6slx4-csg225-3"/>
|
||||
</section>
|
||||
</task>
|
||||
<task stringID="NGDBUILD_REPORT">
|
||||
<section stringID="NGDBUILD_DESIGN_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_ERRORS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_FILTERED_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_FILTERED_INFOS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_INFOS" value="0"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_PRE_UNISIM_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_GND" value="1"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_IBUF" value="64"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT3" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT4" value="3"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT5" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT6" value="19"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_MUXCY" value="11"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_OBUF" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_VCC" value="1"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_POST_UNISIM_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_GND" value="1"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_IBUF" value="64"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT3" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT4" value="3"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT5" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT6" value="19"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_MUXCY" value="11"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_OBUF" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_VCC" value="1"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_CORE_GENERATION_SUMMARY">
|
||||
<section stringID="NGDBUILD_CORE_INSTANCES"/>
|
||||
</section>
|
||||
</task>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,256 +0,0 @@
|
||||
#Release 14.7 - par P.20131013 (lin64)
|
||||
#Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
#Sat Aug 24 12:14:30 2019
|
||||
|
||||
#
|
||||
## NOTE: This file is designed to be imported into a spreadsheet program
|
||||
# such as Microsoft Excel for viewing, printing and sorting. The |
|
||||
# character is used as the data field separator. This file is also designed
|
||||
# to support parsing.
|
||||
#
|
||||
#INPUT FILE: SpecialCasesCheck_map.ncd
|
||||
#OUTPUT FILE: SpecialCasesCheck_pad.csv
|
||||
#PART TYPE: xa6slx4
|
||||
#SPEED GRADE: -3
|
||||
#PACKAGE: csg225
|
||||
#
|
||||
# Pinout by Pin Number:
|
||||
#
|
||||
# -----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,
|
||||
Pin Number,Signal Name,Pin Usage,Pin Name,Direction,IO Standard,IO Bank Number,Drive (mA),Slew Rate,Termination,IOB Delay,Voltage,Constraint,IO Register,Signal Integrity,
|
||||
A1,,,GND,,,,,,,,,,,,
|
||||
A2,Y<0>,IOB,IO_L1N_VREF_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A3,Y<2>,IOB,IO_L2N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A4,Y<6>,IOB,IO_L4N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A5,Y<8>,IOB,IO_L6N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A6,Y<10>,IOB,IO_L33N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A7,Y<14>,IOB,IO_L35N_GCLK16_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A8,Y<16>,IOB,IO_L36N_GCLK14_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A9,Y<18>,IOB,IO_L37N_GCLK12_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A10,Y<24>,IOB,IO_L62N_VREF_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A11,Y<26>,IOB,IO_L63N_SCP6_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A12,isZero,IOB,IO_L66N_SCP0_0,OUTPUT,LVCMOS25*,0,12,SLOW,,,,UNLOCATED,NO,NONE,
|
||||
A13,Y<30>,IOB,IO_L65N_SCP2_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
A14,,,TCK,,,,,,,,,,,,
|
||||
A15,,,GND,,,,,,,,,,,,
|
||||
B1,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
B2,isNaN,IOB,IO_L1P_HSWAPEN_0,OUTPUT,LVCMOS25*,0,12,SLOW,,,,UNLOCATED,NO,NONE,
|
||||
B3,Y<1>,IOB,IO_L2P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B4,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
B5,Y<9>,IOB,IO_L6P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B6,,,GND,,,,,,,,,,,,
|
||||
B7,Y<13>,IOB,IO_L35P_GCLK17_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B8,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
B9,Y<17>,IOB,IO_L37P_GCLK13_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B10,,,GND,,,,,,,,,,,,
|
||||
B11,Y<25>,IOB,IO_L63P_SCP7_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B12,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
B13,Y<29>,IOB,IO_L65P_SCP3_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
B14,,IOBM,IO_L1P_1,UNUSED,,1,,,,,,,,,
|
||||
B15,,IOBS,IO_L1N_VREF_1,UNUSED,,1,,,,,,,,,
|
||||
C1,X<31>,IOB,IO_L83N_VREF_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C2,X<30>,IOB,IO_L83P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C3,,,GND,,,,,,,,,,,,
|
||||
C4,Y<5>,IOB,IO_L4P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C5,Y<4>,IOB,IO_L3N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C6,Y<7>,IOB,IO_L33P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C7,,,NC,,,,,,,,,,,,
|
||||
C8,Y<15>,IOB,IO_L36P_GCLK15_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C9,Y<20>,IOB,IO_L39N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C10,Y<23>,IOB,IO_L62P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C11,Y<28>,IOB,IO_L64N_SCP4_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C12,Y<31>,IOB,IO_L66P_SCP1_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
C13,,,GND,,,,,,,,,,,,
|
||||
C14,,IOBM,IO_L33P_1,UNUSED,,1,,,,,,,,,
|
||||
C15,,IOBS,IO_L33N_1,UNUSED,,1,,,,,,,,,
|
||||
D1,X<29>,IOB,IO_L54N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D2,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
D3,X<28>,IOB,IO_L54P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D4,X<26>,IOB,IO_L53P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D5,Y<3>,IOB,IO_L3P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D6,,,NC,,,,,,,,,,,,
|
||||
D7,,,NC,,,,,,,,,,,,
|
||||
D8,Y<12>,IOB,IO_L34N_GCLK18_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D9,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
D10,Y<19>,IOB,IO_L39P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D11,Y<27>,IOB,IO_L64P_SCP5_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
D12,,,TDO,,,,,,,,,,,,
|
||||
D13,,IOBM,IO_L35P_1,UNUSED,,1,,,,,,,,,
|
||||
D14,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
D15,,IOBS,IO_L35N_1,UNUSED,,1,,,,,,,,,
|
||||
E1,X<25>,IOB,IO_L52N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
E2,X<24>,IOB,IO_L52P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
E3,X<27>,IOB,IO_L53N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
E4,,,NC,,,,,,,,,,,,
|
||||
E5,,,NC,,,,,,,,,,,,
|
||||
E6,,,NC,,,,,,,,,,,,
|
||||
E7,Y<11>,IOB,IO_L34P_GCLK19_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
E8,,,NC,,,,,,,,,,,,
|
||||
E9,Y<22>,IOB,IO_L40N_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
E10,,,TDI,,,,,,,,,,,,
|
||||
E11,,,GND,,,,,,,,,,,,
|
||||
E12,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
E13,,,TMS,,,,,,,,,,,,
|
||||
E14,,IOBM,IO_L37P_1,UNUSED,,1,,,,,,,,,
|
||||
E15,,IOBS,IO_L37N_1,UNUSED,,1,,,,,,,,,
|
||||
F1,X<23>,IOB,IO_L46N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
F2,,,GND,,,,,,,,,,,,
|
||||
F3,X<22>,IOB,IO_L46P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
F4,,,NC,,,,,,,,,,,,
|
||||
F5,,,NC,,,,,,,,,,,,
|
||||
F6,,,GND,,,,,,,,,,,,
|
||||
F7,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
F8,,,NC,,,,,,,,,,,,
|
||||
F9,,,VCCINT,,,,,,,,1.2,,,,
|
||||
F10,Y<21>,IOB,IO_L40P_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
F11,,,NC,,,,,,,,,,,,
|
||||
F12,,,NC,,,,,,,,,,,,
|
||||
F13,,IOBM,IO_L39P_1,UNUSED,,1,,,,,,,,,
|
||||
F14,,,GND,,,,,,,,,,,,
|
||||
F15,,IOBS,IO_L39N_1,UNUSED,,1,,,,,,,,,
|
||||
G1,X<12>,IOB,IO_L44N_GCLK20_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
G2,X<15>,IOB,IO_L44P_GCLK21_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
G3,,,NC,,,,,,,,,,,,
|
||||
G4,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
G5,,,NC,,,,,,,,,,,,
|
||||
G6,,,VCCINT,,,,,,,,1.2,,,,
|
||||
G7,,,GND,,,,,,,,,,,,
|
||||
G8,,,VCCINT,,,,,,,,1.2,,,,
|
||||
G9,,,GND,,,,,,,,,,,,
|
||||
G10,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
G11,,,NC,,,,,,,,,,,,
|
||||
G12,,,NC,,,,,,,,,,,,
|
||||
G13,,,NC,,,,,,,,,,,,
|
||||
G14,,IOBM,IO_L41P_GCLK9_IRDY1_1,UNUSED,,1,,,,,,,,,
|
||||
G15,,IOBS,IO_L41N_GCLK8_1,UNUSED,,1,,,,,,,,,
|
||||
H1,X<18>,IOB,IO_L42N_GCLK24_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
H2,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
H3,X<14>,IOB,IO_L42P_GCLK25_TRDY2_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
H4,,,NC,,,,,,,,,,,,
|
||||
H5,,,NC,,,,,,,,,,,,
|
||||
H6,,,NC,,,,,,,,,,,,
|
||||
H7,,,VCCINT,,,,,,,,1.2,,,,
|
||||
H8,,,GND,,,,,,,,,,,,
|
||||
H9,,,VCCINT,,,,,,,,1.2,,,,
|
||||
H10,,,NC,,,,,,,,,,,,
|
||||
H11,,,NC,,,,,,,,,,,,
|
||||
H12,,,NC,,,,,,,,,,,,
|
||||
H13,,IOBM,IO_L42P_GCLK7_1,UNUSED,,1,,,,,,,,,
|
||||
H14,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
H15,,IOBS,IO_L42N_GCLK6_TRDY1_1,UNUSED,,1,,,,,,,,,
|
||||
J1,X<16>,IOB,IO_L41N_GCLK26_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
J2,X<19>,IOB,IO_L41P_GCLK27_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
J3,X<17>,IOB,IO_L43N_GCLK22_IRDY2_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
J4,X<21>,IOB,IO_L45N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
J5,,,NC,,,,,,,,,,,,
|
||||
J6,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
J7,,,GND,,,,,,,,,,,,
|
||||
J8,,,VCCINT,,,,,,,,1.2,,,,
|
||||
J9,,,GND,,,,,,,,,,,,
|
||||
J10,,,VCCINT,,,,,,,,1.2,,,,
|
||||
J11,,IOBM,IO_L36P_1,UNUSED,,1,,,,,,,,,
|
||||
J12,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
J13,,IOBS,IO_L36N_1,UNUSED,,1,,,,,,,,,
|
||||
J14,,IOBM,IO_L43P_GCLK5_1,UNUSED,,1,,,,,,,,,
|
||||
J15,,IOBS,IO_L43N_GCLK4_1,UNUSED,,1,,,,,,,,,
|
||||
K1,X<11>,IOB,IO_L40N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
K2,,,GND,,,,,,,,,,,,
|
||||
K3,X<10>,IOB,IO_L40P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
K4,X<20>,IOB,IO_L43P_GCLK23_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
K5,X<13>,IOB,IO_L45P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
K6,,,GND,,,,,,,,,,,,
|
||||
K7,,,VCCINT,,,,,,,,1.2,,,,
|
||||
K8,,IOBM,IO_L31P_GCLK31_D14_2,UNUSED,,2,,,,,,,,,
|
||||
K9,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
K10,,IOBM,IO_L38P_1,UNUSED,,1,,,,,,,,,
|
||||
K11,,IOBS,IO_L38N_1,UNUSED,,1,,,,,,,,,
|
||||
K12,,IOBM,IO_L40P_GCLK11_1,UNUSED,,1,,,,,,,,,
|
||||
K13,,IOBM,IO_L44P_1,UNUSED,,1,,,,,,,,,
|
||||
K14,,,GND,,,,,,,,,,,,
|
||||
K15,,IOBS,IO_L44N_1,UNUSED,,1,,,,,,,,,
|
||||
L1,X<9>,IOB,IO_L39N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
L2,X<8>,IOB,IO_L39P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
L3,X<5>,IOB,IO_L1N_VREF_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
L4,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
L5,,IOBS,IO_L62N_D6_2,UNUSED,,2,,,,,,,,,
|
||||
L6,,IOBM,IO_L62P_D5_2,UNUSED,,2,,,,,,,,,
|
||||
L7,,,NC,,,,,,,,,,,,
|
||||
L8,,IOBS,IO_L31N_GCLK30_D15_2,UNUSED,,2,,,,,,,,,
|
||||
L9,,IOBM,IO_L14P_D11_2,UNUSED,,2,,,,,,,,,
|
||||
L10,,,CMPCS_B_2,,,,,,,,,,,,
|
||||
L11,,,GND,,,,,,,,,,,,
|
||||
L12,,IOBS,IO_L40N_GCLK10_1,UNUSED,,1,,,,,,,,,
|
||||
L13,,,SUSPEND,,,,,,,,,,,,
|
||||
L14,,IOBM,IO_L45P_1,UNUSED,,1,,,,,,,,,
|
||||
L15,,IOBS,IO_L45N_1,UNUSED,,1,,,,,,,,,
|
||||
M1,X<1>,IOB,IO_L38N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
M2,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
M3,X<0>,IOB,IO_L38P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
M4,X<4>,IOB,IO_L1P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
M5,,IOBM,IO_L64P_D8_2,UNUSED,,2,,,,,,,,,
|
||||
M6,,,NC,,,,,,,,,,,,
|
||||
M7,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
M8,,IOBM,IO_L30P_GCLK1_D13_2,UNUSED,,2,,,,,,,,,
|
||||
M9,,,NC,,,,,,,,,,,,
|
||||
M10,,IOBS,IO_L14N_D12_2,UNUSED,,2,,,,,,,,,
|
||||
M11,,IOBM,IO_L12P_D1_MISO2_2,UNUSED,,2,,,,,,,,,
|
||||
M12,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
M13,,IOBM,IO_L46P_1,UNUSED,,1,,,,,,,,,
|
||||
M14,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
M15,,IOBS,IO_L46N_1,UNUSED,,1,,,,,,,,,
|
||||
N1,X<7>,IOB,IO_L37N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
N2,X<6>,IOB,IO_L37P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
N3,,,GND,,,,,,,,,,,,
|
||||
N4,,IOBM,IO_L63P_2,UNUSED,,2,,,,,,,,,
|
||||
N5,,IOBS,IO_L64N_D9_2,UNUSED,,2,,,,,,,,,
|
||||
N6,,IOBM,IO_L48P_D7_2,UNUSED,,2,,,,,,,,,
|
||||
N7,,IOBS,IO_L30N_GCLK0_USERCCLK_2,UNUSED,,2,,,,,,,,,
|
||||
N8,,IOBM,IO_L29P_GCLK3_2,UNUSED,,2,,,,,,,,,
|
||||
N9,,,NC,,,,,,,,,,,,
|
||||
N10,,IOBM,IO_L13P_M1_2,UNUSED,,2,,,,,,,,,
|
||||
N11,,IOBS,IO_L12N_D2_MISO3_2,UNUSED,,2,,,,,,,,,
|
||||
N12,,IOBM,IO_L1P_CCLK_2,UNUSED,,2,,,,,,,,,
|
||||
N13,,,GND,,,,,,,,,,,,
|
||||
N14,,IOBM,IO_L47P_1,UNUSED,,1,,,,,,,,,
|
||||
N15,,IOBS,IO_L47N_1,UNUSED,,1,,,,,,,,,
|
||||
P1,X<3>,IOB,IO_L2N_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
P2,X<2>,IOB,IO_L2P_3,INPUT,LVCMOS25*,3,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
P3,,IOBM,IO_L65P_INIT_B_2,UNUSED,,2,,,,,,,,,
|
||||
P4,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
P5,,IOBM,IO_L49P_D3_2,UNUSED,,2,,,,,,,,,
|
||||
P6,,,GND,,,,,,,,,,,,
|
||||
P7,,IOBM,IO_L32P_GCLK29_2,UNUSED,,2,,,,,,,,,
|
||||
P8,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
P9,,IOBM,IO_L16P_2,UNUSED,,2,,,,,,,,,
|
||||
P10,,,GND,,,,,,,,,,,,
|
||||
P11,,IOBM,IO_L3P_D0_DIN_MISO_MISO1_2,UNUSED,,2,,,,,,,,,
|
||||
P12,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
P13,,IOBM,IO_L2P_CMPCLK_2,UNUSED,,2,,,,,,,,,
|
||||
P14,,IOBM,IO_L74P_AWAKE_1,UNUSED,,1,,,,,,,,,
|
||||
P15,,IOBS,IO_L74N_DOUT_BUSY_1,UNUSED,,1,,,,,,,,,
|
||||
R1,,,GND,,,,,,,,,,,,
|
||||
R2,,,PROGRAM_B_2,,,,,,,,,,,,
|
||||
R3,,IOBS,IO_L65N_CSO_B_2,UNUSED,,2,,,,,,,,,
|
||||
R4,,IOBS,IO_L63N_2,UNUSED,,2,,,,,,,,,
|
||||
R5,,IOBS,IO_L49N_D4_2,UNUSED,,2,,,,,,,,,
|
||||
R6,,IOBS,IO_L48N_RDWR_B_VREF_2,UNUSED,,2,,,,,,,,,
|
||||
R7,,IOBS,IO_L32N_GCLK28_2,UNUSED,,2,,,,,,,,,
|
||||
R8,,IOBS,IO_L29N_GCLK2_2,UNUSED,,2,,,,,,,,,
|
||||
R9,,IOBS,IO_L16N_VREF_2,UNUSED,,2,,,,,,,,,
|
||||
R10,,IOBS,IO_L13N_D10_2,UNUSED,,2,,,,,,,,,
|
||||
R11,,IOBS,IO_L3N_MOSI_CSI_B_MISO0_2,UNUSED,,2,,,,,,,,,
|
||||
R12,,IOBS,IO_L1N_M0_CMPMISO_2,UNUSED,,2,,,,,,,,,
|
||||
R13,,IOBS,IO_L2N_CMPMOSI_2,UNUSED,,2,,,,,,,,,
|
||||
R14,,,DONE_2,,,,,,,,,,,,
|
||||
R15,,,GND,,,,,,,,,,,,
|
||||
|
||||
# -----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,
|
||||
#
|
||||
#* Default value.
|
||||
#** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
#****** Special VCCO requirements may apply. Please consult the device
|
||||
# family datasheet for specific guideline on VCCO requirements.
|
||||
#
|
||||
#
|
||||
#
|
||||
|
@@ -1,255 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 24 12:14:30 2019
|
||||
|
||||
|
||||
INFO: The IO information is provided in three file formats as part of the Place and Route (PAR) process. These formats are:
|
||||
1. The <design name>_pad.txt file (this file) designed to provide information on IO usage in a human readable ASCII text format viewable through common text editors.
|
||||
2. The <design namd>_pad.csv file for use with spreadsheet programs such as MS Excel. This file can also be read by PACE to communicate post PAR IO information.
|
||||
3. The <design name>.pad file designed for parsing by customers. It uses the "|" as a data field separator.
|
||||
|
||||
INPUT FILE: SpecialCasesCheck_map.ncd
|
||||
OUTPUT FILE: SpecialCasesCheck_pad.txt
|
||||
PART TYPE: xa6slx4
|
||||
SPEED GRADE: -3
|
||||
PACKAGE: csg225
|
||||
|
||||
Pinout by Pin Number:
|
||||
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|Pin Number|Signal Name|Pin Usage|Pin Name |Direction|IO Standard|IO Bank Number|Drive (mA)|Slew Rate|Termination|IOB Delay|Voltage |Constraint|IO Register|Signal Integrity|
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|A1 | | |GND | | | | | | | | | | | |
|
||||
|A2 |Y<0> |IOB |IO_L1N_VREF_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A3 |Y<2> |IOB |IO_L2N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A4 |Y<6> |IOB |IO_L4N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A5 |Y<8> |IOB |IO_L6N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A6 |Y<10> |IOB |IO_L33N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A7 |Y<14> |IOB |IO_L35N_GCLK16_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A8 |Y<16> |IOB |IO_L36N_GCLK14_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A9 |Y<18> |IOB |IO_L37N_GCLK12_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A10 |Y<24> |IOB |IO_L62N_VREF_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A11 |Y<26> |IOB |IO_L63N_SCP6_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A12 |isZero |IOB |IO_L66N_SCP0_0 |OUTPUT |LVCMOS25* |0 |12 |SLOW | | | |UNLOCATED |NO |NONE |
|
||||
|A13 |Y<30> |IOB |IO_L65N_SCP2_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|A14 | | |TCK | | | | | | | | | | | |
|
||||
|A15 | | |GND | | | | | | | | | | | |
|
||||
|B1 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|B2 |isNaN |IOB |IO_L1P_HSWAPEN_0 |OUTPUT |LVCMOS25* |0 |12 |SLOW | | | |UNLOCATED |NO |NONE |
|
||||
|B3 |Y<1> |IOB |IO_L2P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B4 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|B5 |Y<9> |IOB |IO_L6P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B6 | | |GND | | | | | | | | | | | |
|
||||
|B7 |Y<13> |IOB |IO_L35P_GCLK17_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B8 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|B9 |Y<17> |IOB |IO_L37P_GCLK13_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B10 | | |GND | | | | | | | | | | | |
|
||||
|B11 |Y<25> |IOB |IO_L63P_SCP7_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B12 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|B13 |Y<29> |IOB |IO_L65P_SCP3_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|B14 | |IOBM |IO_L1P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|B15 | |IOBS |IO_L1N_VREF_1 |UNUSED | |1 | | | | | | | | |
|
||||
|C1 |X<31> |IOB |IO_L83N_VREF_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C2 |X<30> |IOB |IO_L83P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C3 | | |GND | | | | | | | | | | | |
|
||||
|C4 |Y<5> |IOB |IO_L4P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C5 |Y<4> |IOB |IO_L3N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C6 |Y<7> |IOB |IO_L33P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C7 | | |NC | | | | | | | | | | | |
|
||||
|C8 |Y<15> |IOB |IO_L36P_GCLK15_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C9 |Y<20> |IOB |IO_L39N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C10 |Y<23> |IOB |IO_L62P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C11 |Y<28> |IOB |IO_L64N_SCP4_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C12 |Y<31> |IOB |IO_L66P_SCP1_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|C13 | | |GND | | | | | | | | | | | |
|
||||
|C14 | |IOBM |IO_L33P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|C15 | |IOBS |IO_L33N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|D1 |X<29> |IOB |IO_L54N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D2 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|D3 |X<28> |IOB |IO_L54P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D4 |X<26> |IOB |IO_L53P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D5 |Y<3> |IOB |IO_L3P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D6 | | |NC | | | | | | | | | | | |
|
||||
|D7 | | |NC | | | | | | | | | | | |
|
||||
|D8 |Y<12> |IOB |IO_L34N_GCLK18_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D9 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|D10 |Y<19> |IOB |IO_L39P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D11 |Y<27> |IOB |IO_L64P_SCP5_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|D12 | | |TDO | | | | | | | | | | | |
|
||||
|D13 | |IOBM |IO_L35P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|D14 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|D15 | |IOBS |IO_L35N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|E1 |X<25> |IOB |IO_L52N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|E2 |X<24> |IOB |IO_L52P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|E3 |X<27> |IOB |IO_L53N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|E4 | | |NC | | | | | | | | | | | |
|
||||
|E5 | | |NC | | | | | | | | | | | |
|
||||
|E6 | | |NC | | | | | | | | | | | |
|
||||
|E7 |Y<11> |IOB |IO_L34P_GCLK19_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|E8 | | |NC | | | | | | | | | | | |
|
||||
|E9 |Y<22> |IOB |IO_L40N_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|E10 | | |TDI | | | | | | | | | | | |
|
||||
|E11 | | |GND | | | | | | | | | | | |
|
||||
|E12 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|E13 | | |TMS | | | | | | | | | | | |
|
||||
|E14 | |IOBM |IO_L37P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|E15 | |IOBS |IO_L37N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|F1 |X<23> |IOB |IO_L46N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|F2 | | |GND | | | | | | | | | | | |
|
||||
|F3 |X<22> |IOB |IO_L46P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|F4 | | |NC | | | | | | | | | | | |
|
||||
|F5 | | |NC | | | | | | | | | | | |
|
||||
|F6 | | |GND | | | | | | | | | | | |
|
||||
|F7 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|F8 | | |NC | | | | | | | | | | | |
|
||||
|F9 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|F10 |Y<21> |IOB |IO_L40P_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|F11 | | |NC | | | | | | | | | | | |
|
||||
|F12 | | |NC | | | | | | | | | | | |
|
||||
|F13 | |IOBM |IO_L39P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|F14 | | |GND | | | | | | | | | | | |
|
||||
|F15 | |IOBS |IO_L39N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|G1 |X<12> |IOB |IO_L44N_GCLK20_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|G2 |X<15> |IOB |IO_L44P_GCLK21_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|G3 | | |NC | | | | | | | | | | | |
|
||||
|G4 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|G5 | | |NC | | | | | | | | | | | |
|
||||
|G6 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|G7 | | |GND | | | | | | | | | | | |
|
||||
|G8 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|G9 | | |GND | | | | | | | | | | | |
|
||||
|G10 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|G11 | | |NC | | | | | | | | | | | |
|
||||
|G12 | | |NC | | | | | | | | | | | |
|
||||
|G13 | | |NC | | | | | | | | | | | |
|
||||
|G14 | |IOBM |IO_L41P_GCLK9_IRDY1_1 |UNUSED | |1 | | | | | | | | |
|
||||
|G15 | |IOBS |IO_L41N_GCLK8_1 |UNUSED | |1 | | | | | | | | |
|
||||
|H1 |X<18> |IOB |IO_L42N_GCLK24_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|H2 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|H3 |X<14> |IOB |IO_L42P_GCLK25_TRDY2_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|H4 | | |NC | | | | | | | | | | | |
|
||||
|H5 | | |NC | | | | | | | | | | | |
|
||||
|H6 | | |NC | | | | | | | | | | | |
|
||||
|H7 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|H8 | | |GND | | | | | | | | | | | |
|
||||
|H9 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|H10 | | |NC | | | | | | | | | | | |
|
||||
|H11 | | |NC | | | | | | | | | | | |
|
||||
|H12 | | |NC | | | | | | | | | | | |
|
||||
|H13 | |IOBM |IO_L42P_GCLK7_1 |UNUSED | |1 | | | | | | | | |
|
||||
|H14 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|H15 | |IOBS |IO_L42N_GCLK6_TRDY1_1 |UNUSED | |1 | | | | | | | | |
|
||||
|J1 |X<16> |IOB |IO_L41N_GCLK26_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|J2 |X<19> |IOB |IO_L41P_GCLK27_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|J3 |X<17> |IOB |IO_L43N_GCLK22_IRDY2_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|J4 |X<21> |IOB |IO_L45N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|J5 | | |NC | | | | | | | | | | | |
|
||||
|J6 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|J7 | | |GND | | | | | | | | | | | |
|
||||
|J8 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|J9 | | |GND | | | | | | | | | | | |
|
||||
|J10 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|J11 | |IOBM |IO_L36P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|J12 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|J13 | |IOBS |IO_L36N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|J14 | |IOBM |IO_L43P_GCLK5_1 |UNUSED | |1 | | | | | | | | |
|
||||
|J15 | |IOBS |IO_L43N_GCLK4_1 |UNUSED | |1 | | | | | | | | |
|
||||
|K1 |X<11> |IOB |IO_L40N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|K2 | | |GND | | | | | | | | | | | |
|
||||
|K3 |X<10> |IOB |IO_L40P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|K4 |X<20> |IOB |IO_L43P_GCLK23_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|K5 |X<13> |IOB |IO_L45P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|K6 | | |GND | | | | | | | | | | | |
|
||||
|K7 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|K8 | |IOBM |IO_L31P_GCLK31_D14_2 |UNUSED | |2 | | | | | | | | |
|
||||
|K9 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|K10 | |IOBM |IO_L38P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|K11 | |IOBS |IO_L38N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|K12 | |IOBM |IO_L40P_GCLK11_1 |UNUSED | |1 | | | | | | | | |
|
||||
|K13 | |IOBM |IO_L44P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|K14 | | |GND | | | | | | | | | | | |
|
||||
|K15 | |IOBS |IO_L44N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|L1 |X<9> |IOB |IO_L39N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|L2 |X<8> |IOB |IO_L39P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|L3 |X<5> |IOB |IO_L1N_VREF_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|L4 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|L5 | |IOBS |IO_L62N_D6_2 |UNUSED | |2 | | | | | | | | |
|
||||
|L6 | |IOBM |IO_L62P_D5_2 |UNUSED | |2 | | | | | | | | |
|
||||
|L7 | | |NC | | | | | | | | | | | |
|
||||
|L8 | |IOBS |IO_L31N_GCLK30_D15_2 |UNUSED | |2 | | | | | | | | |
|
||||
|L9 | |IOBM |IO_L14P_D11_2 |UNUSED | |2 | | | | | | | | |
|
||||
|L10 | | |CMPCS_B_2 | | | | | | | | | | | |
|
||||
|L11 | | |GND | | | | | | | | | | | |
|
||||
|L12 | |IOBS |IO_L40N_GCLK10_1 |UNUSED | |1 | | | | | | | | |
|
||||
|L13 | | |SUSPEND | | | | | | | | | | | |
|
||||
|L14 | |IOBM |IO_L45P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|L15 | |IOBS |IO_L45N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|M1 |X<1> |IOB |IO_L38N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|M2 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|M3 |X<0> |IOB |IO_L38P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|M4 |X<4> |IOB |IO_L1P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|M5 | |IOBM |IO_L64P_D8_2 |UNUSED | |2 | | | | | | | | |
|
||||
|M6 | | |NC | | | | | | | | | | | |
|
||||
|M7 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|M8 | |IOBM |IO_L30P_GCLK1_D13_2 |UNUSED | |2 | | | | | | | | |
|
||||
|M9 | | |NC | | | | | | | | | | | |
|
||||
|M10 | |IOBS |IO_L14N_D12_2 |UNUSED | |2 | | | | | | | | |
|
||||
|M11 | |IOBM |IO_L12P_D1_MISO2_2 |UNUSED | |2 | | | | | | | | |
|
||||
|M12 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|M13 | |IOBM |IO_L46P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|M14 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|M15 | |IOBS |IO_L46N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|N1 |X<7> |IOB |IO_L37N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|N2 |X<6> |IOB |IO_L37P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|N3 | | |GND | | | | | | | | | | | |
|
||||
|N4 | |IOBM |IO_L63P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N5 | |IOBS |IO_L64N_D9_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N6 | |IOBM |IO_L48P_D7_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N7 | |IOBS |IO_L30N_GCLK0_USERCCLK_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N8 | |IOBM |IO_L29P_GCLK3_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N9 | | |NC | | | | | | | | | | | |
|
||||
|N10 | |IOBM |IO_L13P_M1_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N11 | |IOBS |IO_L12N_D2_MISO3_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N12 | |IOBM |IO_L1P_CCLK_2 |UNUSED | |2 | | | | | | | | |
|
||||
|N13 | | |GND | | | | | | | | | | | |
|
||||
|N14 | |IOBM |IO_L47P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|N15 | |IOBS |IO_L47N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P1 |X<3> |IOB |IO_L2N_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|P2 |X<2> |IOB |IO_L2P_3 |INPUT |LVCMOS25* |3 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|P3 | |IOBM |IO_L65P_INIT_B_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P4 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|P5 | |IOBM |IO_L49P_D3_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P6 | | |GND | | | | | | | | | | | |
|
||||
|P7 | |IOBM |IO_L32P_GCLK29_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P8 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|P9 | |IOBM |IO_L16P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P10 | | |GND | | | | | | | | | | | |
|
||||
|P11 | |IOBM |IO_L3P_D0_DIN_MISO_MISO1_2|UNUSED | |2 | | | | | | | | |
|
||||
|P12 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|P13 | |IOBM |IO_L2P_CMPCLK_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P14 | |IOBM |IO_L74P_AWAKE_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P15 | |IOBS |IO_L74N_DOUT_BUSY_1 |UNUSED | |1 | | | | | | | | |
|
||||
|R1 | | |GND | | | | | | | | | | | |
|
||||
|R2 | | |PROGRAM_B_2 | | | | | | | | | | | |
|
||||
|R3 | |IOBS |IO_L65N_CSO_B_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R4 | |IOBS |IO_L63N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R5 | |IOBS |IO_L49N_D4_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R6 | |IOBS |IO_L48N_RDWR_B_VREF_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R7 | |IOBS |IO_L32N_GCLK28_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R8 | |IOBS |IO_L29N_GCLK2_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R9 | |IOBS |IO_L16N_VREF_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R10 | |IOBS |IO_L13N_D10_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R11 | |IOBS |IO_L3N_MOSI_CSI_B_MISO0_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R12 | |IOBS |IO_L1N_M0_CMPMISO_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R13 | |IOBS |IO_L2N_CMPMOSI_2 |UNUSED | |2 | | | | | | | | |
|
||||
|R14 | | |DONE_2 | | | | | | | | | | | |
|
||||
|R15 | | |GND | | | | | | | | | | | |
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|
||||
* Default value.
|
||||
** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
****** Special VCCO requirements may apply. Please consult the device
|
||||
family datasheet for specific guideline on VCCO requirements.
|
||||
|
||||
|
||||
File diff suppressed because it is too large
Load Diff
@@ -1,333 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx Design Summary</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>SpecialCasesCheck Project Status (08/24/2019 - 12:14:34)</B></TD></TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Project File:</B></TD>
|
||||
<TD>IEEE754Adder.xise</TD>
|
||||
<TD BGCOLOR='#FFFF99'><b>Parser Errors:</b></TD>
|
||||
<TD> No Errors </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Module Name:</B></TD>
|
||||
<TD>SpecialCasesCheck</TD>
|
||||
<TD BGCOLOR='#FFFF99'><B>Implementation State:</B></TD>
|
||||
<TD>Placed and Routed</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Target Device:</B></TD>
|
||||
<TD>xa6slx4-3csg225</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Errors:</B></LI></UL></TD>
|
||||
<TD>
|
||||
No Errors</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Product Version:</B></TD><TD>ISE 14.7</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Warnings:</B></LI></UL></TD>
|
||||
<TD ALIGN=LEFT><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/_xmsgs/*.xmsgs?&DataKey=Warning'>1 Warning (0 new)</A></TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Goal:</B></dif></TD>
|
||||
<TD>Balanced</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Routing Results:</B></LI></UL></TD>
|
||||
<TD>
|
||||
<A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.unroutes'>All Signals Completely Routed</A></TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Strategy:</B></dif></TD>
|
||||
<TD><A HREF_DISABLED='Xilinx Default (unlocked)?&DataKey=Strategy'>Xilinx Default (unlocked)</A></TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Timing Constraints:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Environment:</B></dif></TD>
|
||||
<TD>
|
||||
<A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck_envsettings.html'>
|
||||
System Settings</A>
|
||||
</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Final Timing Score:</B></LI></UL></TD>
|
||||
<TD>0 <A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.twx?&DataKey=XmlTimingReport'>(Timing Report)</A></TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='5'><B>Device Utilization Summary</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DeviceUtilizationSummary"><B>[-]</B></a></TD></TR>
|
||||
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
|
||||
<TD ALIGN=LEFT><B>Slice Logic Utilization</B></TD><TD><B>Used</B></TD><TD><B>Available</B></TD><TD><B>Utilization</B></TD><TD COLSPAN='2'><B>Note(s)</B></TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice Registers</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4,800</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice LUTs</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>2,400</TD>
|
||||
<TD ALIGN=RIGHT>1%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as logic</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>2,400</TD>
|
||||
<TD ALIGN=RIGHT>1%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O6 output only</TD>
|
||||
<TD ALIGN=RIGHT>25</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 output only</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 and O6</TD>
|
||||
<TD ALIGN=RIGHT>1</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as ROM</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Memory</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>1,200</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of occupied Slices</TD>
|
||||
<TD ALIGN=RIGHT>10</TD>
|
||||
<TD ALIGN=RIGHT>600</TD>
|
||||
<TD ALIGN=RIGHT>1%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of MUXCYs used</TD>
|
||||
<TD ALIGN=RIGHT>12</TD>
|
||||
<TD ALIGN=RIGHT>1,200</TD>
|
||||
<TD ALIGN=RIGHT>1%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of LUT Flip Flop pairs used</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with an unused Flip Flop</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>100%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with an unused LUT</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of fully used LUT-FF pairs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>26</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of slice register sites lost<BR> to control set restrictions</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4,800</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of bonded <A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck_map.xrpt?&DataKey=IOBProperties'>IOBs</A></TD>
|
||||
<TD ALIGN=RIGHT>66</TD>
|
||||
<TD ALIGN=RIGHT>132</TD>
|
||||
<TD ALIGN=RIGHT>50%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of RAMB16BWERs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>12</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of RAMB8BWERs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>24</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFIO2/BUFIO2_2CLKs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>32</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFIO2FB/BUFIO2FB_2CLKs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>32</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFG/BUFGMUXs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>16</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of DCM/DCM_CLKGENs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of ILOGIC2/ISERDES2s</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>200</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of IODELAY2/IODRP2/IODRP2_MCBs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>200</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of OLOGIC2/OSERDES2s</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>200</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BSCANs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFHs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>128</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFPLLs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>8</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFPLL_MCBs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of DSP48A1s</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>8</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of ICAPs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>1</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PCILOGICSEs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>2</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PLL_ADVs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>2</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PMVs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>1</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of STARTUPs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>1</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of SUSPEND_SYNCs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>1</TD>
|
||||
<TD ALIGN=RIGHT>0%</TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Average Fanout of Non-Clock Nets</TD>
|
||||
<TD ALIGN=RIGHT>1.78</TD>
|
||||
<TD> </TD>
|
||||
<TD> </TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='4'><B>Performance Summary</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=PerformanceSummary"><B>[-]</B></a></TD></TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Final Timing Score:</B></TD>
|
||||
<TD>0 (Setup: 0, Hold: 0)</TD>
|
||||
<TD BGCOLOR='#FFFF99'><B>Pinout Data:</B></TD>
|
||||
<TD COLSPAN='2'><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck_par.xrpt?&DataKey=PinoutData'>Pinout Report</A></TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Routing Results:</B></TD><TD>
|
||||
<A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.unroutes'>All Signals Completely Routed</A></TD>
|
||||
<TD BGCOLOR='#FFFF99'><B>Clock Data:</B></TD>
|
||||
<TD COLSPAN='2'><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck_par.xrpt?&DataKey=ClocksData'>Clock Report</A></TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Timing Constraints:</B></TD>
|
||||
<TD> </TD>
|
||||
<TD BGCOLOR='#FFFF99'><B> </B></TD>
|
||||
<TD COLSPAN='2'> </TD>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='6'><B>Detailed Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DetailedReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD>
|
||||
<TD ALIGN=LEFT><B>Errors</B></TD><TD ALIGN=LEFT><B>Warnings</B></TD><TD ALIGN=LEFT COLSPAN='2'><B>Infos</B></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.syr'>Synthesis Report</A></TD><TD>Current</TD><TD>Sat Aug 24 12:14:14 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/_xmsgs/xst.xmsgs?&DataKey=Warning'>1 Warning (0 new)</A></TD><TD ALIGN=LEFT COLSPAN='2'>0</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.bld'>Translation Report</A></TD><TD>Current</TD><TD>Sat Aug 24 12:14:17 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'>0</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck_map.mrp'>Map Report</A></TD><TD>Current</TD><TD>Sat Aug 24 12:14:25 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/_xmsgs/map.xmsgs?&DataKey=Info'>5 Infos (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.par'>Place and Route Report</A></TD><TD>Current</TD><TD>Sat Aug 24 12:14:30 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/_xmsgs/par.xmsgs?&DataKey=Info'>2 Infos (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Power Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.twr'>Post-PAR Static Timing Report</A></TD><TD>Current</TD><TD>Sat Aug 24 12:14:33 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/_xmsgs/trce.xmsgs?&DataKey=Info'>4 Infos (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.bgn'>Bitgen Report</A></TD><TD>Out of Date</TD><TD>Sat Aug 24 10:52:30 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'>0</TD></TR>
|
||||
</TABLE>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='3'><B>Secondary Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=SecondaryReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD COLSPAN='2'><B>Generated</B></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/isim.log'>ISIM Simulator Log</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 12:12:57 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/netgen/synthesis/SpecialCasesCheck_synthesis.nlf'>Post-Synthesis Simulation Model Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:53:07 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/usage_statistics_webtalk.html'>WebTalk Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:52:31 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/webtalk.log'>WebTalk Log File</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:52:32 2019</TD></TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
<br><center><b>Date Generated:</b> 08/24/2019 - 12:14:34</center>
|
||||
</BODY></HTML>
|
||||
@@ -1,10 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<DesignSummary rev="6">
|
||||
<CmdHistory>
|
||||
</CmdHistory>
|
||||
</DesignSummary>
|
||||
@@ -1,313 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<DeviceUsageSummary rev="6">
|
||||
<DesignStatistics TimeStamp="Sat Aug 24 12:14:25 2019"><group name="NetStatistics">
|
||||
<item name="NumNets_Active" rev="3">
|
||||
<attrib name="value" value="148"/></item>
|
||||
<item name="NumNets_Gnd" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NumNets_Vcc" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NumNodesOfType_Active_BOUNCEACROSS" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NumNodesOfType_Active_BOUNCEIN" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="NumNodesOfType_Active_DOUBLE" rev="3">
|
||||
<attrib name="value" value="155"/></item>
|
||||
<item name="NumNodesOfType_Active_GENERIC" rev="3">
|
||||
<attrib name="value" value="130"/></item>
|
||||
<item name="NumNodesOfType_Active_INPUT" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="NumNodesOfType_Active_IOBIN2OUT" rev="3">
|
||||
<attrib name="value" value="66"/></item>
|
||||
<item name="NumNodesOfType_Active_IOBOUTPUT" rev="3">
|
||||
<attrib name="value" value="66"/></item>
|
||||
<item name="NumNodesOfType_Active_LUTINPUT" rev="3">
|
||||
<attrib name="value" value="142"/></item>
|
||||
<item name="NumNodesOfType_Active_OUTBOUND" rev="3">
|
||||
<attrib name="value" value="144"/></item>
|
||||
<item name="NumNodesOfType_Active_OUTPUT" rev="3">
|
||||
<attrib name="value" value="19"/></item>
|
||||
<item name="NumNodesOfType_Active_PADINPUT" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="NumNodesOfType_Active_PADOUTPUT" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
<item name="NumNodesOfType_Active_PINBOUNCE" rev="3">
|
||||
<attrib name="value" value="10"/></item>
|
||||
<item name="NumNodesOfType_Active_PINFEED" rev="3">
|
||||
<attrib name="value" value="144"/></item>
|
||||
<item name="NumNodesOfType_Active_QUAD" rev="3">
|
||||
<attrib name="value" value="399"/></item>
|
||||
<item name="NumNodesOfType_Active_SINGLE" rev="3">
|
||||
<attrib name="value" value="123"/></item>
|
||||
<item name="NumNodesOfType_Gnd_BOUNCEIN" rev="3">
|
||||
<attrib name="value" value="6"/></item>
|
||||
<item name="NumNodesOfType_Gnd_HGNDOUT" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="NumNodesOfType_Gnd_PINBOUNCE" rev="3">
|
||||
<attrib name="value" value="10"/></item>
|
||||
<item name="NumNodesOfType_Gnd_REGINPUT" rev="3">
|
||||
<attrib name="value" value="10"/></item>
|
||||
<item name="NumNodesOfType_Vcc_HVCCOUT" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NumNodesOfType_Vcc_LUTINPUT" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NumNodesOfType_Vcc_PINFEED" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
</group>
|
||||
<group name="SiteStatistics">
|
||||
<item name="IOB-IOBM" rev="3">
|
||||
<attrib name="value" value="33"/></item>
|
||||
<item name="IOB-IOBS" rev="3">
|
||||
<attrib name="value" value="33"/></item>
|
||||
<item name="SLICEL-SLICEM" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="SLICEX-SLICEM" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
</group>
|
||||
<group name="MiscellaneousStatistics">
|
||||
<item name="AGG_BONDED_IO" rev="6">
|
||||
<attrib name="value" value="66"/></item>
|
||||
<item name="AGG_IO" rev="6">
|
||||
<attrib name="value" value="66"/></item>
|
||||
<item name="AGG_SLICE" rev="6">
|
||||
<attrib name="value" value="10"/></item>
|
||||
<item name="NUM_BONDED_IOB" rev="6">
|
||||
<attrib name="value" value="66"/></item>
|
||||
<item name="NUM_BSLUTONLY" rev="6">
|
||||
<attrib name="value" value="26"/></item>
|
||||
<item name="NUM_BSUSED" rev="6">
|
||||
<attrib name="value" value="26"/></item>
|
||||
<item name="NUM_LOGIC_O5ANDO6" rev="6">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="NUM_LOGIC_O6ONLY" rev="6">
|
||||
<attrib name="value" value="25"/></item>
|
||||
<item name="NUM_SLICEL" rev="6">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="NUM_SLICEX" rev="6">
|
||||
<attrib name="value" value="7"/></item>
|
||||
<item name="NUM_SLICE_CARRY4" rev="6">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="NUM_SLICE_CYINIT" rev="6">
|
||||
<attrib name="value" value="28"/></item>
|
||||
<item name="NUM_SLICE_UNUSEDCTRL" rev="6">
|
||||
<attrib name="value" value="10"/></item>
|
||||
</group>
|
||||
</DesignStatistics>
|
||||
<ReportConfigData TimeStamp="Sat Aug 24 10:52:30 2019"><group name="IOB_OUTBUF">
|
||||
<item name="DRIVEATTRBOX" rev="3">
|
||||
<attrib name="12" value="2"/></item>
|
||||
<item name="SLEW" rev="3">
|
||||
<attrib name="SLOW" value="2"/></item>
|
||||
<item name="SUSPEND" rev="3">
|
||||
<attrib name="3STATE" value="2"/></item>
|
||||
</group>
|
||||
</ReportConfigData>
|
||||
<ReportPinData TimeStamp="Sat Aug 24 10:52:30 2019"><group name="SLICEL">
|
||||
<item name="A1" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="A2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A3" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A4" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A5" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A6" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="AX" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="B1" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="B2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="B3" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="B4" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="B5" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="B6" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="BX" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C1" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C3" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C4" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C5" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C6" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="CIN" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="CMUX" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="COUT" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="CX" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="D1" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="D2" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="D3" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="D4" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="D5" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="D6" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="DX" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
</group>
|
||||
<group name="IOB_OUTBUF">
|
||||
<item name="IN" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="OUT" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
</group>
|
||||
<group name="SLICEX">
|
||||
<item name="A" rev="3">
|
||||
<attrib name="value" value="5"/></item>
|
||||
<item name="A1" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="A3" rev="3">
|
||||
<attrib name="value" value="5"/></item>
|
||||
<item name="A4" rev="3">
|
||||
<attrib name="value" value="5"/></item>
|
||||
<item name="A5" rev="3">
|
||||
<attrib name="value" value="5"/></item>
|
||||
<item name="A6" rev="3">
|
||||
<attrib name="value" value="5"/></item>
|
||||
<item name="B" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="B2" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="B3" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="B4" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="B5" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="B6" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="C" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="C1" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="C2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C3" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="C4" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="C5" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="C6" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D1" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D2" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D3" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D4" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D5" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="D6" rev="3">
|
||||
<attrib name="value" value="4"/></item>
|
||||
</group>
|
||||
<group name="PAD">
|
||||
<item name="PAD" rev="3">
|
||||
<attrib name="value" value="66"/></item>
|
||||
</group>
|
||||
<group name="IOB_INBUF">
|
||||
<item name="OUT" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
<item name="PAD" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
</group>
|
||||
<group name="CARRY4">
|
||||
<item name="CIN" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="CO2" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="CO3" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="CYINIT" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
<item name="DI0" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="DI1" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="DI2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="DI3" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="S0" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="S1" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="S2" rev="3">
|
||||
<attrib name="value" value="3"/></item>
|
||||
<item name="S3" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
</group>
|
||||
<group name="LUT5">
|
||||
<item name="O5" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
</group>
|
||||
<group name="LUT6">
|
||||
<item name="A1" rev="3">
|
||||
<attrib name="value" value="19"/></item>
|
||||
<item name="A2" rev="3">
|
||||
<attrib name="value" value="22"/></item>
|
||||
<item name="A3" rev="3">
|
||||
<attrib name="value" value="24"/></item>
|
||||
<item name="A4" rev="3">
|
||||
<attrib name="value" value="26"/></item>
|
||||
<item name="A5" rev="3">
|
||||
<attrib name="value" value="26"/></item>
|
||||
<item name="A6" rev="3">
|
||||
<attrib name="value" value="26"/></item>
|
||||
<item name="O6" rev="3">
|
||||
<attrib name="value" value="26"/></item>
|
||||
</group>
|
||||
<group name="IOB_IMUX">
|
||||
<item name="I" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
<item name="OUT" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
</group>
|
||||
<group name="IOB">
|
||||
<item name="I" rev="3">
|
||||
<attrib name="value" value="64"/></item>
|
||||
<item name="O" rev="3">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="PAD" rev="3">
|
||||
<attrib name="value" value="66"/></item>
|
||||
</group>
|
||||
<group name="HARD1">
|
||||
<item name="1" rev="3">
|
||||
<attrib name="value" value="1"/></item>
|
||||
</group>
|
||||
</ReportPinData>
|
||||
<CmdHistory>
|
||||
</CmdHistory>
|
||||
</DeviceUsageSummary>
|
||||
@@ -1 +0,0 @@
|
||||
vhdl work "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd"
|
||||
@@ -1,174 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="Xst" timeStamp="Sat Aug 24 12:14:10 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="XST_OPTION_SUMMARY">
|
||||
<item DEFAULT="" label="-ifn" stringID="XST_IFN" value="SpecialCasesCheck.prj"/>
|
||||
<item DEFAULT="" label="-ofn" stringID="XST_OFN" value="SpecialCasesCheck"/>
|
||||
<item DEFAULT="NGC" label="-ofmt" stringID="XST_OFMT" value="NGC"/>
|
||||
<item DEFAULT="" label="-p" stringID="XST_P" value="xa6slx4-3-csg225"/>
|
||||
<item DEFAULT="" label="-top" stringID="XST_TOP" value="SpecialCasesCheck"/>
|
||||
<item DEFAULT="Speed" label="-opt_mode" stringID="XST_OPTMODE" value="Speed"/>
|
||||
<item DEFAULT="1" label="-opt_level" stringID="XST_OPTLEVEL" value="1"/>
|
||||
<item DEFAULT="No" label="-power" stringID="XST_POWER" value="NO"/>
|
||||
<item DEFAULT="No" label="-iuc" stringID="XST_IUC" value="NO"/>
|
||||
<item DEFAULT="No" label="-keep_hierarchy" stringID="XST_KEEPHIERARCHY" value="No"/>
|
||||
<item DEFAULT="As_Optimized" label="-netlist_hierarchy" stringID="XST_NETLISTHIERARCHY" value="As_Optimized"/>
|
||||
<item DEFAULT="No" label="-rtlview" stringID="XST_RTLVIEW" value="Yes"/>
|
||||
<item DEFAULT="AllClockNets" label="-glob_opt" stringID="XST_GLOBOPT" value="AllClockNets"/>
|
||||
<item DEFAULT="Yes" label="-read_cores" stringID="XST_READCORES" value="YES"/>
|
||||
<item DEFAULT="No" label="-write_timing_constraints" stringID="XST_WRITETIMINGCONSTRAINTS" value="NO"/>
|
||||
<item DEFAULT="No" label="-cross_clock_analysis" stringID="XST_CROSSCLOCKANALYSIS" value="NO"/>
|
||||
<item DEFAULT="/" stringID="XST_HIERARCHYSEPARATOR" value="/"/>
|
||||
<item DEFAULT="<>" label="-bus_delimiter" stringID="XST_BUSDELIMITER" value="<>"/>
|
||||
<item DEFAULT="Maintain" stringID="XST_CASE" value="Maintain"/>
|
||||
<item DEFAULT="100" label="-slice_utilization_ratio" stringID="XST_SLICEUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="100" label="-bram_utilization_ratio" stringID="XST_BRAMUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="100" label="-dsp_utilization_ratio" stringID="XST_DSPUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="Auto" stringID="XST_LC" value="Auto"/>
|
||||
<item DEFAULT="Auto" label="-reduce_control_sets" stringID="XST_REDUCECONTROLSETS" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-fsm_extract" stringID="XST_FSMEXTRACT" value="YES"/>
|
||||
<item DEFAULT="Auto" label="-fsm_encoding" stringID="XST_FSMENCODING" value="Auto"/>
|
||||
<item DEFAULT="No" label="-safe_implementation" stringID="XST_SAFEIMPLEMENTATION" value="No"/>
|
||||
<item DEFAULT="LUT" label="-fsm_style" stringID="XST_FSMSTYLE" value="LUT"/>
|
||||
<item DEFAULT="Yes" label="-ram_extract" stringID="XST_RAMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-ram_style" stringID="XST_RAMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-rom_extract" stringID="XST_ROMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="Yes" label="-shreg_extract" stringID="XST_SHREGEXTRACT" value="YES"/>
|
||||
<item DEFAULT="Auto" label="-rom_style" stringID="XST_ROMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="No" label="-auto_bram_packing" stringID="XST_AUTOBRAMPACKING" value="NO"/>
|
||||
<item DEFAULT="Yes" label="-resource_sharing" stringID="XST_RESOURCESHARING" value="YES"/>
|
||||
<item DEFAULT="No" label="-async_to_sync" stringID="XST_ASYNCTOSYNC" value="NO"/>
|
||||
<item DEFAULT="2" stringID="XST_SHREGMINSIZE" value="2"/>
|
||||
<item DEFAULT="Auto" label="-use_dsp48" stringID="XST_USEDSP48" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-iobuf" stringID="XST_IOBUF" value="YES"/>
|
||||
<item DEFAULT="100000" label="-max_fanout" stringID="XST_MAXFANOUT" value="100000"/>
|
||||
<item DEFAULT="16" label="-bufg" stringID="XST_BUFG" value="32"/>
|
||||
<item DEFAULT="Yes" label="-register_duplication" stringID="XST_REGISTERDUPLICATION" value="YES"/>
|
||||
<item DEFAULT="No" label="-register_balancing" stringID="XST_REGISTERBALANCING" value="No"/>
|
||||
<item DEFAULT="No" label="-optimize_primitives" stringID="XST_OPTIMIZEPRIMITIVES" value="NO"/>
|
||||
<item DEFAULT="Auto" label="-use_clock_enable" stringID="XST_USECLOCKENABLE" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-use_sync_set" stringID="XST_USESYNCSET" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-use_sync_reset" stringID="XST_USESYNCRESET" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-iob" stringID="XST_IOB" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-equivalent_register_removal" stringID="XST_EQUIVALENTREGISTERREMOVAL" value="YES"/>
|
||||
<item DEFAULT="0" label="-slice_utilization_ratio_maxmargin" stringID="XST_SLICEUTILIZATIONRATIOMAXMARGIN" value="5"/>
|
||||
</section>
|
||||
<section stringID="XST_HDL_SYNTHESIS_REPORT">
|
||||
<item dataType="int" stringID="XST_XORS" value="2">
|
||||
<item dataType="int" stringID="XST_1BIT_XOR2" value="1"/>
|
||||
</item>
|
||||
</section>
|
||||
<section stringID="XST_ADVANCED_HDL_SYNTHESIS_REPORT">
|
||||
<item dataType="int" stringID="XST_XORS" value="2">
|
||||
<item dataType="int" stringID="XST_1BIT_XOR2" value="1"/>
|
||||
</item>
|
||||
</section>
|
||||
<section stringID="XST_FINAL_REGISTER_REPORTFOUND_NO_MACRO"/>
|
||||
<section stringID="XST_PARTITION_REPORT">
|
||||
<section stringID="XST_PARTITION_IMPLEMENTATION_STATUS">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_DESIGN_SUMMARY">
|
||||
<section stringID="XST_">
|
||||
<item stringID="XST_TOP_LEVEL_OUTPUT_FILE_NAME" value="SpecialCasesCheck.ngc"/>
|
||||
</section>
|
||||
<section stringID="XST_PRIMITIVE_AND_BLACK_BOX_USAGE">
|
||||
<item dataType="int" stringID="XST_BELS" value="39">
|
||||
<item dataType="int" stringID="XST_GND" value="1"/>
|
||||
<item dataType="int" stringID="XST_LUT3" value="2"/>
|
||||
<item dataType="int" stringID="XST_LUT4" value="3"/>
|
||||
<item dataType="int" stringID="XST_LUT5" value="2"/>
|
||||
<item dataType="int" stringID="XST_LUT6" value="19"/>
|
||||
<item dataType="int" stringID="XST_MUXCY" value="11"/>
|
||||
<item dataType="int" stringID="XST_VCC" value="1"/>
|
||||
</item>
|
||||
<item dataType="int" stringID="XST_IO_BUFFERS" value="66">
|
||||
<item dataType="int" stringID="XST_IBUF" value="64"/>
|
||||
<item dataType="int" stringID="XST_OBUF" value="2"/>
|
||||
</item>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_DEVICE_UTILIZATION_SUMMARY">
|
||||
<item stringID="XST_SELECTED_DEVICE" value="xa6slx4csg225-3"/>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number of Slice LUTs" stringID="XST_NUMBER_OF_SLICE_LUTS" value="26"/>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number used as Logic" stringID="XST_NUMBER_USED_AS_LOGIC" value="26"/>
|
||||
<item dataType="int" label="Number of LUT Flip Flop pairs used" stringID="XST_NUMBER_OF_LUT_FLIP_FLOP_PAIRS_USED" value="26"/>
|
||||
<item AVAILABLE="26" dataType="int" label="Number with an unused Flip Flop" stringID="XST_NUMBER_WITH_AN_UNUSED_FLIP_FLOP" value="26"/>
|
||||
<item AVAILABLE="26" dataType="int" label="Number with an unused LUT" stringID="XST_NUMBER_WITH_AN_UNUSED_LUT" value="0"/>
|
||||
<item AVAILABLE="26" dataType="int" label="Number of fully used LUT-FF pairs" stringID="XST_NUMBER_OF_FULLY_USED_LUTFF_PAIRS" value="0"/>
|
||||
<item dataType="int" label="Number of unique control sets" stringID="XST_NUMBER_OF_UNIQUE_CONTROL_SETS" value="0"/>
|
||||
<item dataType="int" label="Number of IOs" stringID="XST_NUMBER_OF_IOS" value="66"/>
|
||||
<item AVAILABLE="132" dataType="int" label="Number of bonded IOBs" stringID="XST_NUMBER_OF_BONDED_IOBS" value="66"/>
|
||||
</section>
|
||||
<section stringID="XST_PARTITION_RESOURCE_SUMMARY">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
<section stringID="XST_ERRORS_STATISTICS">
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_ERRORS" value="0"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_WARNINGS" value="1"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_INFOS" value="0"/>
|
||||
</section>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,6 +0,0 @@
|
||||
vhdl work "TypeCheck.vhd"
|
||||
vhdl work "EqualCheck.vhd"
|
||||
vhdl work "ZeroCheck.vhd"
|
||||
vhdl work "NaNCheck.vhd"
|
||||
vhdl work "SpecialCasesCheck.vhd"
|
||||
vhdl work "SpecialCasesTest.vhd"
|
||||
@@ -1,6 +0,0 @@
|
||||
vhdl isim_temp "TypeCheck.vhd"
|
||||
vhdl isim_temp "EqualCheck.vhd"
|
||||
vhdl isim_temp "ZeroCheck.vhd"
|
||||
vhdl isim_temp "NaNCheck.vhd"
|
||||
vhdl isim_temp "SpecialCasesCheck.vhd"
|
||||
vhdl isim_temp "SpecialCasesTest.vhd"
|
||||
@@ -1,34 +0,0 @@
|
||||
Release 14.7 ngdbuild P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Command Line: /opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/ngdbuild -intstyle
|
||||
ise -dd _ngo -nt timestamp -i -p xc3s50-pq208-5 TypeCheck.ngc TypeCheck.ngd
|
||||
|
||||
Reading NGO file "/home/Luca/ISE/IEEE754Adder/TypeCheck.ngc" ...
|
||||
Gathering constraint information from source properties...
|
||||
Done.
|
||||
|
||||
Resolving constraint associations...
|
||||
Checking Constraint Associations...
|
||||
Done...
|
||||
|
||||
Checking expanded design ...
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
NGDBUILD Design Results Summary:
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
|
||||
Total memory usage is 484492 kilobytes
|
||||
|
||||
Writing NGD file "TypeCheck.ngd" ...
|
||||
Total REAL time to NGDBUILD completion: 2 sec
|
||||
Total CPU time to NGDBUILD completion: 2 sec
|
||||
|
||||
Writing NGDBUILD log file "TypeCheck.bld"...
|
||||
@@ -1,20 +0,0 @@
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xc3s50-pq208-5 TypeCheck.ngc TypeCheck.ngd
|
||||
map -intstyle ise -p xc3s50-pq208-5 -cm area -ir off -pr off -c 100 -o TypeCheck_map.ncd TypeCheck.ngd TypeCheck.pcf
|
||||
par -w -intstyle ise -ol high -t 1 TypeCheck_map.ncd TypeCheck.ncd TypeCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 5 -n 3 -fastpaths -xml TypeCheck.twx TypeCheck.ncd -o TypeCheck.twr TypeCheck.pcf
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xc3s50-pq208-5 TypeCheck.ngc TypeCheck.ngd
|
||||
map -intstyle ise -p xc3s50-pq208-5 -cm area -ir off -pr off -c 100 -o TypeCheck_map.ncd TypeCheck.ngd TypeCheck.pcf
|
||||
par -w -intstyle ise -ol high -t 1 TypeCheck_map.ncd TypeCheck.ncd TypeCheck.pcf
|
||||
trce -intstyle ise -v 3 -s 5 -n 3 -fastpaths -xml TypeCheck.twx TypeCheck.ncd -o TypeCheck.twr TypeCheck.pcf
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/TypeCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/TypeCheck.syr"
|
||||
@@ -1 +0,0 @@
|
||||
work
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6
|
||||
###3168:XlxV32DM 18c0 c48eNqNV2t32joW/St84MPM3JXEkizZsm67QsChXgVDwUnT+6Fexo+WmQby6H10Eea3zzmSbWxDbidZSDpbR0dbW9IR9JNiRyzVX+R/rJ/X243XI+d2r0/VGYdPyuBzL9XZevP9+fuPb7lDDu3e+jnvnT30/krZM7fOHh6p5Z7xHgzoJU950jtbP/W2RQEuZZ32iGX1zra96MdDPvyap/+J75OH802aHZDzzZem9ZAWPeCwfoJi+w2Khyeg9d3O1NmfvQ6T7bfe1/WXr72z7z3y91Ok3SmEupgPRoSWNStru6x5pi6Wk2Dox3eEfGIkrU0JFlOwLKbYOcGCgpqMekE4v4m88FdGPOstVQMCH+y6ugkmozgaLMY+FMN3LiDLOAivZ6m6yr8996xzBvRnuba8YHYFnVc318XBnt1EAKQHAChmxtKsJvF12xzDvMPBKL4N/I/xrb9YBrNQquFsOg2iyB85arjwB9DI1HB7/1BTkMbEKdKyaQISNaLqGlZ0TYkaUzWG5pi6ahw/JCA4qVvQHVAVhAw+1zYW0AdlPIMFSAWBL/TiEt0063J0G5Yk1GQ2GPmwG2o6mMfD6WgShH48m0dAf5locDob3Uz8TLejYOovo8F0vtJmuU4YnDzYKvzVesuhJGVFTEVNxUxlm4qbSpjKMZVrKvkWY5nR1MSipWViUROLmljUxKImFjWxqIlFTSwzjFlvHVWeFm0T3cl0aeuS61Lo0tGlq0uJI/3o42zx3lVhbMWBFjeMKdNNpsIktLEA8aHU4lM1A11B8UTNz6lFGLHw1M8Hw/f+iCl9CaBcdGUnXM1Hy/hqMhu+j8fhKL4KwlEQjok8jccL/xoj1X3zyWDoT/0wKhrgzXIw9luhb4fDk6EbuA7dHYNTT8cLstL4aBZGsTnc8U14s/RH8TwIl2Zq0CxegAIQKq2B6NPcT4w1HsXByLjOR9PqPMFR10gQxoPlMhiHMRy2kgaC/l3kh3BqdSRiAut71xTl1h9q9uTQjdMtP4XD5pDmYqshvNFtGMWYRkqNW/gC7hVSggQTjO5WVTscTH1iq/n7eOTrBYTjabyc3SyGfoEomPVVcpW58RdwoKqWXYPjGsRNqpr00LRXqspIF4ODMb4YkKZBm4ZNVJSrqN5V1LHQdklXC2t3EThD/gI2x8C3mJzxMMO5KtrYIspawBSSY8Nezn1IOQZCwYLpHKgFkYkStQ5CVCmuCUyCq6WrojoHli2Qo35rYMM779KXe6LuSKbuArhld2d3oyvIvqS3jG5MY7AcBoFQd9kqDjKgdZfdx9Pk39un2/wJn+sKWm8OkPrkqHhjwR8pGwT0wifZUel99m29yW2FLyVT8G4yBW8zUw/JE1f6CXfVMxjfkw3kA/O000K9jBbBLdyjaHE1u/MIvG+zypjcDqezJeXwOPgfoZh9fHmBY/py7PHykqqXl9GbfwzIvwb0ny9Zbf0XzbrzF7QYWC/7y8sHmarLy7+k8K494ZHdkhKPJZ6wPcJsIgTxKKOrZLeRK4+ojUw9ofoy8aRU+yW1TvjCaWPcS7hnNeGcK3T/f2HxGpwBU8BeZ6r67spzU9Unjgc7smGuxzPuElJI1Wca6zMJw1TfyTzpqD8iwU1IL3k9qKSwLeqD48LM+w8OSrXvOwzcYKYC+/puoYO7uZe4UGVeglJZKJuTVyQS9cNJPJa7UEtdT5jwxK6fEI+rPsxCgJ+XwHdG20sguPASoOpiuX/nOOo3yTy6o+Aovf07UaiJcDymxwNNWB+FXYI59yutFDhChN2jyNSjkOqdyNVvBBdBbG+/5QW4vJNE/e5wj1pKbWkXWXMbkL6TepzBQlaexmgbI4hZbYwCZhdtjCGWtzEbsayNccTSNiYQW7UxB7GkjbmqRd+W7W6JmNvGEsScNrZCjLexFLGOHBlirI3liHUkKhAjHdk0wY5uBMVkHeEIqsk6yhGUk3WkI6gn62hHUFDeEY+goryjHkFJeUczSLcAdkQjqCTvqEZQSi46IGrJO1oSFJN3BdFqdoejnKxLvmht80r3U/zf9d0Ebi3cnAQ2Z0tRH/WLwKBqxTPtBpLvsJ/BZXEopjQYA9zXFCVWW4EbCldIRyUHd1u7wz0TcGgSMyqtgu+ftTvbvYFZaK7egCmE+gyf/bOZWHcJpj7TTO33K33Zjkiv1FrQJmn82tokzTQL17DIDYvVEXcd/Ii7NKPkEXftDtxhMiD4Bsyau5lfd8GyPguK3PW1O+KeHgmenxKcvya4jnpEevWa4NodBc+14GAeBM9LwfOG4Pyk4HlXcHFScOcngvOTgqevCc5LwYURnDcEF6Xgoim43gUBtIThbmvukELW1FwY23Mxn1C8klDJCsSEQJPKgkSyla4mLjNzvDABsZq3U2jetuGdGt6ZWhNehcBkQvQqtpSbtcu8FcMlOgY1MVYmRt6M4VYxtCVUHareOAgJGeozTfBwrg4YB0wiltYYBUzCBj+7sjyplhnroJ97wHBs60RbZqyLAouTAhc/1Zf9RF9xUl/W0uan+han9CUmRnZCX+d1fctMBCFrfaV9wCp9Ja+xI33FCX1FQ9/6ADf0NQee7j7zojrtZdYBDL4DlymnvNSA2Ul1o8vMChhbVWn1sBCw4Xbry5I09hbDUYVJC6evjxVERG9WeldMufEWpbdelG1SnjDe0sQqZxKVGqWTY+CykiYS5pyNq7+G7UzK/t2BXgWgU4PyALo1KA6grEHnAJq8Z86AAW8c4EJ3zGbJyiqyAv6I61j6dwr5ezu3ihTtXAp5yqbS+OeWsE/ZjlXkTRsXvaoJ8gZBCgQpSwoL/uGPu4LrCVe5NIREccpmpX9qGRsnSOsJ2LEC1YDMFTkOkEQTfNUWlrGrFXftRJZ2ucKuXS2oqUBWE7SPFagkqxQoSsmzcsKuXW2paxnCOAEeaL4zefYwgQMTOCzJsoLjAFiL09yzxG2voLKrFXT7i05/ZXfjVQvqxnPKBXbn6/J7bb5qfNcfBShqAaxjAeA51gNIRwDZWUDeWUDeEUB2CHXHy874yu7O341X+VcL7Pq/xr/it8e/y8vhDn6MuwkTae7YYF/t6E6k5osI/OLL1X4n3KYJPvPdB7ielvoAfkQ9EguNR0K0JfHJe5T4gwVc/wfWHr9z
|
||||
File diff suppressed because one or more lines are too long
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6e
|
||||
$7cx4>753-Xnzd}foo8#5+421).:7???;209MKVR\3D7?<4?>c90w06wy;:3!8?4829B@W5<J\L:<6LZIMF\PDT@M]KYOE64BTQ\MK@H12IDA@G[TDF4?FTBI]OOi6J]C^QVGFCT[O_G=6K7;DZSEKBBL8;0IU^NNEGG[GECWOCGI<:4EYRBJACCWJEE_Y\NIOVP54=BPYKEHHJPIRG\BLJB92M:7D<4I108M42<AK_M>6GA3:KMB1=NFO;37D@IESPF@==NFOUDNXH6;HLJPVRF\Lo0ECQAGE]BJAYEKM<0EBM@MQ48MJR^XL=0@DL]AS[5?IIFLLN<7AAHIBCO0>JR\;i0Ald`rWgqwliik2Gbbb|Yesqjkk2<F5:596@311<6?K:697?0B1?=>49M8459=2D7=90:;O>21;3<F5;=285A<05=1>H;914>7C2>9?68J979=2D7>=0:;O>15;3<F589285A<31=1>H;:=4>7C2=5?78J9416<1E0?915:L?6=823G6953:4N=0=1>H;;94<7C2<1;2=1>H;;84?7C2<>59M81833G6>295A<7<7?K:06=1E050;;O>::2=IM]]D^F64N^2\MGSA12DT>>QFBTD0?KgI<2DjB<64N`L\KGSA92E?7BLZF29LQQe<X'8;=>??12]O7>VFL=1[M_Zn;QKM[GSTAMRi7]GA_CWPJDKB;2XDA<5[4:VZT@?<\pznOeklkb9VW@TX^@YBNAK6;WKFSZR^XL;o7UGCIOZ.\AD'8';+_Y[M 1,2$DUDA@<0T^ZCIC48\adXAmh0TifPPsknMa~d3QncS]|fmU{sac=_laU[~dcYesqjkk773QnfS@oeosTfvvohf8:0TicPMhllvScu{`ee?6V|t69\j56788=0Sc>?003;?kacj|cgh55|p`pwek5?3qcgecvzn0:8|ihWhcR>Pxe`,gvr)pkioqMNa09CD}3?2O0?6<u\b;40>06=9:>::;?5220a6~h193;0b;<56:&6`?3e3tYj6;=551827171>809??l;;R02>30=93;88<891;006g0<[h0=:7?51262237=::8i;6j:8;295?7|[k0=?7;?:01753062;99n?5+8;44?Me<~]o1<7?51;0;Vd=>:0><7?<40455?44:k80(8o5239U25<5s|8?6<5z2483?x"2:3>0(<?50:&e>3?<,8:1=i5m5983>74=k383wE;6;%74>0><R00:w>4ro5c94?=h910;66g<f;29 02=;l1e9>4?;:k0`?6=,<>1?h5a5282?>o4j3:1(8:53d9m16<532c8m7>5$4697`=i=:0876g<9;29 02=;l1e9>4;;:k0<?6=,<>1?h5a5286?>o4?3:1(8:53d9m16<132c8:7>5$4697`=i=:0<76g<5;29 02=;l1e9>47;:k00?6=,<>1?h5a528:?>o4;3:1(8:53d9m16<f32c8>7>5$4697`=i=:0i76g<0;29 02=;l1e9>4l;:k1b?6=,<>1?h5a528g?>o5m3:1(8:53d9m16<b32c9h7>5$4697`=i=:0m76g=c;29 02=;l1e9>4>0:9j6g<72-??6>k4n41954=<a;k1<7*:4;1f?k3428807d<6:18'11<4m2d>?7?<;:k1<?6=,<>1?h5a52820>=n:>0;6);;:2g8j05=9<10e9850;&60?5b3g?86<84;h66>5<#==08i6`:3;34?>o3<3:1(8:53d9m16<6021b8>4?:%77>6c<f<91=454i5094?"2<39n7c;<:0c8?l26290/994<e:l67?7e32c?<7>5$4697`=i=:0:o65f3b83>!332:o0b8=51e98m67=83.>87=j;o70>4c<3`8=6=4+5580a>h2;3;m76l95;297?6=8r.>;7<<;I7`?M3>3-?m68;4$3292==#9j0o7d?;:18'1c<13g?n6=54i0794?"2n3<0b8k51:9l0a<72-?m69h4;|`50?6=;3:1<v*:7;00?M3d3A?27);i:478 76=>11/=n4:;h37>5<#=o0=7c;j:198m43=83.>j784n4g95>=h<m0;6);i:5d8?xd3j3:1?7>50z&63?443A?h7E;6;%7e>03<,;:1:55+1b86?l73290/9k49;o7f>5=<a8?1<7*:f;48j0c=921d8i4?:%7e>1`<3th:57>53;294~"2?3887E;l;I7:?!3a2<?0(?>5699'5f<53`;?6=4+5g85?k3b2910e<;50;&6b?0<f<o1=65`4e83>!3a2=l07pl;9;296?6=8r.>;7?9;I7`?M3>3-?m6:5G1d9'5c<6?2.9<787;h30>5<#=o0:;65`4e83>!3a2=l07pl;8;296?6=8r.>;7?9;I7`?M3>3-?m6:5G1d9'5c<6?2.9<787;h30>5<#=o0:;65`4e83>!3a2=l07pl;c;296?6=8r.>;7:j;I7`?M3>3-?m6:5G1d9'5c<3n2.9<787;h30>5<#=o0:;65`4e83>!3a2=l07pl>b;296?6=8r.>;7:j;I7`?M3>3-?m6:5G1d9'5c<3n2.9<787;h30>5<#=o0:;65`4e83>!3a2=l07pl>8;295?6=8r.>j7;>;I7:?M7f3-;m69h4o4394?"2n3?:76sm2783>4<729q/9k4:1:J6=>N6i2.:j7?8;h72>5<#=o0>=65rb2794?7=83:p(8h5509K1<=O9h1/=k4>7:k65?6=,<l19<54}c6b>5<6290;w);i:438L0?<@8k0(<h54g9l14<72-?m68?4;|q26?6=<r7=87?;;<47>1b<5=h1=95218820>{t910;6>uQ199>5g<3l27:47;>;|q2f?6=:r7:57:k;<3a>45<uz8=6=4<{_05?82?28901?85509~w63=839pR>;4=5;956=:;<0>=6s|4983>7}:><0:963;8;6g?xu313:1>v394;36?82>2=n0q~:n:180[2f34>h69j4=5c914=z{=i1<7<t=5`90a=:<j0:?6s|5783>1}:><0:86395;6g?82e28?01<75149~w6`=83;pR>h4}r1g>5<6sW9o7p}<b;295~X4j2wx?l4?:0y]7d=z{:31<7?t^2;8yv5?290:wS=7;|q03?6=9rT8;6s|3783>4}Y;?1v>:50;3xZ62<uz986=4>{_10?xu4:3:1=vP<2:p75<728qU?=5rs3d94?7|V;l0q~<j:182[4b3ty9h7>51z\1`>{t:j0;6<uQ2b9~w7d=83;pR?l4}r0b>5<6sW8j7p}=9;295~X512wx>54?:0y]6==z{;=1<7?t^358yv21290:wS:9;|q71?6=9rT?96s|4583>4}Y<=1v9=50;3xZ15<uz>96=4>{_61?xu393:1=vP;1:p05<728qU8=5rs2a94?7|V:i0q~=>:182[563twe9<4?:0yK1<=zf<81<7?tH4;8M07=9r81qp`:3;295~N212we994?:0yK1<=N=80:w<4r}o76>5<6sA?27D;>:0y2>x{i=?0;6<uG589~j01=83;pD874}o7;>5<6sA?27D;>:0y1>x{i=00;6<uG589~j0g=83;pD874}o7a>5<6std>o7>51zm1a<728qvb8k50;3xyk3a290:wp`90;295~{i>80;6<urn7094?7|ug<86=4>{|l50?6=9rwe:84?:0y~j30=83;pqc88:182xh103:1=vsa6883>4}zf?k1<7?t}o4a>5<6std=o7>51zm2a<728qvb;k50;3xyk0a290:wp`80;295~{i?80;6<urn6094?7|ug=86=4>{|l40?6=9rwe;84?:0y~j20=83;pqc98:182xh003:1=vsr}|BCG~g62;3o<;<l4|BCF~6zHIZpqMN
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6e
|
||||
$72x74=(`fgn#A{la.KPA*OBML=>8Ljkes-Pt`enieIjh}Lhdah*snc9918>7GAPTV9J956294j7><5N=12>58e3:y><}=09/60>GIL;<0MCJ=B068EKB?02H^_RGAFN;8GJKJA]^NH:5LRDCWAA7<O11LSdc_F31?L653@;97D<=;H11?L253@?97D8=;H50?LHAk2CEJRgbp^KMB41<DFMBOLB;;O>3:0=I48:596@310<6?K:6:7?0B1?<>49M8429=2D7=80:;O>22;3<F5;<285A<0:=1>H;904?7C2>>49M8769=2D7><0:;O>16;3<F588285A<36=1>H;:<4>7C2=6?78J9406<1E0?615:L?6<833G69285A<22=3>H;;80;285A<23=0>H;;7>0B1:14:L?1;2<F5<586@37?68J9>9<2D753=4N`L`?KgIW`g{SCoA109L7>IU::1D^>=4OS:`?U(5889:<<=PL59SEWRf3YCESO[\IEZa?UOIWK_XBLCJ3:PWHg=TANH^_RGAFNc8WLAXJ\YBHUl4SHE\FPUIIDO:7Y:4TXRF<>RXadzTX<m4T^vntZiu89:;h6ZPtlr\kw6789;o7YQ{mq]lv5678;n0XRzbp^mq4567;8:0XRzbp^mq4567W`g{o6ZPtlr\kw6788n0XRzbp^mq45669m1_Syc_np34575l2^Tx`~Pos23445682^Tx`~Pos2344Yney30Xt~jCig`o<=QAL]TXT^J1e9[MIOIP$RON->!1!QWQG&7&8*J_NGF6:ZPPIOE9l1S_YQFMQNFI@HSI]CDBRM@NRVQELHS[8:0T^ZPRUN\TWIWM[^R:6Vkb^Kg55=_ldUFmga}Vdppmjh682RoaRCfnnpUawungg90T~z6;YqwCHicmel0b{}cd]emiciidon7um<s42.1(vv:92vLM~l4:BC|0b=N381=v]6:4a97`<6;=;=:<4=4`abk3f281e9o49;%7:>03<uZ219n4<e;300401938?mnm4d4194?7=9rY268m53d827171>8098lmn;wD76?6=93;1<v]6:4a97`<6;=;=:<4=4`ab?!3328<0(>h53:`67?6=:;0=6?;tL4595~"4n3?m7pB:8;3x 0c=82w/8:4:3:X4>4}62tP??7?t2;l7=<722e:87>5;h13>5<#<809j6`;0;28?l4b290/8<4=f:l74?7<3`8h6=4+4081b>h383807d<m:18'04<5n2d?<7=4;h0b>5<#<809j6`;0;68?l4>290/8<4=f:l74?3<3`836=4+4081b>h383<07d<8:18'04<5n2d?<794;h05>5<#<809j6`;0;:8?l42290/8<4=f:l74??<3`8?6=4+4081b>h383k07d<<:18'04<5n2d?<7l4;h02>5<#<809j6`;0;a8?l47290/8<4=f:l74?b<3`;m6=4+4081b>h383o07d?j:18'04<5n2d?<7h4;h3g>5<#<809j6`;0;33?>o6k3:1(9?52g9m05<6921b=o4?:%62>7`<f=:1=?54i0c94?"3938m7c:?:018?l7>290/8<4=f:l74?7332c:47>5$5396c=i<90:965f3683>!262;l0b9>51798m60=83.?=7<i;o63>41<3`9>6=4+4081b>h383;376g<4;29 17=:o1e8=4>9:9j76<72->:6?h4n5295d=<a:81<7*;1;0e?k2728h07d=>:18'04<5n2d?<7?l;:k1`?6=,=;1>k5a4182`>=n:;0;6):>:3d8j16=9l10e<950;&75?4a3g>;6<h4;c6g>5<d2:0nw):8:5f8k1?=831b>84?::k10?6=3`886=44i3394?=n:90;66g>f;29?l7b2900e<j50;9j5f<722c:n7>5;h3b>5<<j=k1<7750;2x 11=;m1C9;5fc;29?lb=831bi7>5;hd94?=n990;66g>1;29?l752900e<=50;9l7d<722wi8o4?:583>5}#<>08o6F:6:k`>5<<am0;66gj:188k6g=831vn9m50;194?6|,==1?o5G579jg?6=3`n1<75`3`83>>{t<00;6?uQ489>0f<4i2wx>84?:3y]60=:<h0o7p}=4;296~X5<27?m7m4}r00>5<5sW8870:n:d9~w77=838pR??4=5c955=z{;:1<7<t^32891g=n2wx=k4?:3y]5c=:<h0:=6s|1d83>7}Y9l168l4>3:p5a<72;qU=i524`826>{t9j0;6?uQ1b9>0g<c3ty:n7>52z\2f>;3j3i0q~?n:181[7f34>i6h5rs5c94?4|5=k1?l524b8`?xu3j3:1>v3;b;1b?82d2m1vqo;=:18`>6<bs-><68<4o5g94?=n<00;66g>9;29?l7?2900e>950;9j73<722c897>5;h17>5<<a:91<75f3383>>o493:17d<k:188f1`=8331<7>t$5597a=O=?1bo7>5;hf94?=nm3:17dh50;9j55<722c:=7>5;h31>5<<a891<75`3`83>>{e=90;694?:1y'02<4k2B>:6gl:188ma<722cn6=44o2c94?=zj<;1<7=50;2x 11=;k1C9;5fc;29?lb=831d?l4?::p0`<72;qU8h525080e>{t<00;6?uQ489>0c<c3ty:57>52z\2=>;3n3i0q~?7:181[7?34>m6h5rs2594?4|V:=019h5119~w60=838pR>84=5d9b>{t;<0;6?uQ349>0c<692wx?94?:3y]71=:<o0:?6s|3283>7}Y;:168k4>2:p77<72;qU??52518g?xu493:1>vP<1:?64?e<uz8o6=4={_0g?8372l1v9h50;0x91`=;h169<4l;|q64?6=:r7><7=n;<72>a=zuk926=4<:183!202=1C9;5fc;29?lb=831d?l4?::af?6=13:1<v*;7;48L00<aj0;66gk:188m`<722cm6=44i0294?=n980;66g>2;29?l742900c>o50;9~f1>=83>1<7>t$5597f=O=?1bo7>5;hf94?=nm3:17b=n:188yg7229086=4?{%64>0=O=?1bo7>5;hf94?=h;h0;66s|3983>7}Y;116?44<a:p51<72;qU=9521480e>{ti3:1?v3<9;a89g<4i27:97j4}r65>5<4s4926i524980e>;6=3i0q~:6:18182c2=3018<5489~w1c=838p18<54d9>0=<d3ty9i7>52z\1a>;e2j1/884=f:l70?7<uz8h6=4={_0`?8d=l2.?97<i;o67>7=z{;h1<7<t^3`89g<b3->>6?h4n5697>{t:h0;6?uQ2`9>f?`<,=?1>k5a4587?xu513:1>vP=9:?a>46<,=?1>k5a4586?xu503:1>vP=8:?a>47<,=?1>k5a4585?xu5?3:1>vP=7:?a>44<,=?1>k5a4584?xu5>3:1>vP=6:?a>45<,=?1>k5a458;?xu5=3:1>vP=5:?7`?423->>6?h4n569=>{t:=0;6?uQ259>0a<5<2.?97<i;o67>d=z{;91<7<t^31891b=::1/884=f:l70?d<uz8:6=4={_02?82c2;;0(9;52g9m01<d3ty9<7>52z\14>;3l38;7):::3d8j12=l2wx=k4?:3y]5c=:<m0:j6*;5;0e?k232l1v<k50;0xZ4c<5=n1=h5+4481b>h3<3l0q~?k:181[7c34>o6<j4$5796c=i<=0:<6s|1b83>7}Y9j168i4>c:&71?4a3g>?6<?4}r3a>5<5sW;i70:k:0`8 13=:o1e894>2:p5d<72;qU=l524e82e>"3=38m7c:;:018yv7>2909wS?6;<71>4?<,=?1>k5a45820>{t910;6?uQ199>17<602.?97<i;o67>43<uz9<6=4={_14?8352:=0(9;52g9m01<6>2wx?;4?:3y]73=:=;08:6*;5;0e?k2328=0q~=::181[5234?96>;4$5796c=i<=0:46s|3583>7}Y;=169?4<4:&71?4a3g>?6<74}r10>5<5sW9870;=:218 13=:o1e894>a:p77<72;qU??5253806>"3=38m7c:;:0`8yv562909wS=>;<71>67<,=?1>k5a4582g>{t:m0;6?uQ2e9>17<5l2.?97<i;o67>4b<uz896=4={_01?82?2m1/884=f:l70?7b3ty:;7>52z\23>;303o0(9;52g9m01<6n2wvqpsO@By`0?02m0;j89sO@Cy3yEFWstJK
|
||||
238
TypeCheck.pad
238
TypeCheck.pad
@@ -1,238 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 17 16:41:02 2019
|
||||
|
||||
|
||||
# NOTE: This file is designed to be imported into a spreadsheet program
|
||||
# such as Microsoft Excel for viewing, printing and sorting. The |
|
||||
# character is used as the data field separator. This file is also designed
|
||||
# to support parsing.
|
||||
#
|
||||
INPUT FILE: TypeCheck_map.ncd
|
||||
OUTPUT FILE: TypeCheck.pad
|
||||
PART TYPE: xc3s50
|
||||
SPEED GRADE: -5
|
||||
PACKAGE: pq208
|
||||
|
||||
Pinout by Pin Number:
|
||||
|
||||
-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|
||||
Pin Number|Signal Name|Pin Usage|Pin Name|Direction|IO Standard|IO Bank Number|Drive (mA)|Slew Rate|Termination|IOB Delay|Voltage|Constraint|IO Register|Signal Integrity|
|
||||
P1|||GND||||||||||||
|
||||
P2||DIFFM|IO_L01P_7/VRN_7|UNUSED||7|||||||||
|
||||
P3||DIFFS|IO_L01N_7/VRP_7|UNUSED||7|||||||||
|
||||
P4|||NC||||||||||||
|
||||
P5|||NC||||||||||||
|
||||
P6|||VCCO_7|||7|||||any******||||
|
||||
P7||DIFFM|IO_L19P_7|UNUSED||7|||||||||
|
||||
P8|||GND||||||||||||
|
||||
P9||DIFFS|IO_L19N_7/VREF_7|UNUSED||7|||||||||
|
||||
P10||DIFFM|IO_L20P_7|UNUSED||7|||||||||
|
||||
P11||DIFFS|IO_L20N_7|UNUSED||7|||||||||
|
||||
P12||DIFFM|IO_L21P_7|UNUSED||7|||||||||
|
||||
P13||DIFFS|IO_L21N_7|UNUSED||7|||||||||
|
||||
P14|||GND||||||||||||
|
||||
P15||DIFFM|IO_L22P_7|UNUSED||7|||||||||
|
||||
P16||DIFFS|IO_L22N_7|UNUSED||7|||||||||
|
||||
P17|||VCCAUX||||||||2.5||||
|
||||
P18||DIFFM|IO_L23P_7|UNUSED||7|||||||||
|
||||
P19||DIFFS|IO_L23N_7|UNUSED||7|||||||||
|
||||
P20||DIFFM|IO_L24P_7|UNUSED||7|||||||||
|
||||
P21||DIFFS|IO_L24N_7|UNUSED||7|||||||||
|
||||
P22|||NC||||||||||||
|
||||
P23|||VCCO_7|||7|||||any******||||
|
||||
P24|||NC||||||||||||
|
||||
P25|||GND||||||||||||
|
||||
P26||DIFFM|IO_L40P_7|UNUSED||7|||||||||
|
||||
P27||DIFFS|IO_L40N_7/VREF_7|UNUSED||7|||||||||
|
||||
P28||DIFFM|IO_L40P_6/VREF_6|UNUSED||6|||||||||
|
||||
P29||DIFFS|IO_L40N_6|UNUSED||6|||||||||
|
||||
P30|||GND||||||||||||
|
||||
P31|||NC||||||||||||
|
||||
P32|||VCCO_6|||6|||||any******||||
|
||||
P33|||NC||||||||||||
|
||||
P34||DIFFM|IO_L24P_6|UNUSED||6|||||||||
|
||||
P35||DIFFS|IO_L24N_6/VREF_6|UNUSED||6|||||||||
|
||||
P36||DIFFM|IO_L23P_6|UNUSED||6|||||||||
|
||||
P37||DIFFS|IO_L23N_6|UNUSED||6|||||||||
|
||||
P38|||VCCAUX||||||||2.5||||
|
||||
P39||DIFFM|IO_L22P_6|UNUSED||6|||||||||
|
||||
P40||DIFFS|IO_L22N_6|UNUSED||6|||||||||
|
||||
P41|||GND||||||||||||
|
||||
P42||DIFFM|IO_L21P_6|UNUSED||6|||||||||
|
||||
P43||DIFFS|IO_L21N_6|UNUSED||6|||||||||
|
||||
P44||DIFFM|IO_L20P_6|UNUSED||6|||||||||
|
||||
P45||DIFFS|IO_L20N_6|UNUSED||6|||||||||
|
||||
P46||DIFFM|IO_L19P_6|UNUSED||6|||||||||
|
||||
P47|||GND||||||||||||
|
||||
P48||DIFFS|IO_L19N_6|UNUSED||6|||||||||
|
||||
P49|||VCCO_6|||6|||||any******||||
|
||||
P50|||NC||||||||||||
|
||||
P51||DIFFM|IO_L01P_6/VRN_6|UNUSED||6|||||||||
|
||||
P52||DIFFS|IO_L01N_6/VRP_6|UNUSED||6|||||||||
|
||||
P53|||GND||||||||||||
|
||||
P54|||M1||||||||||||
|
||||
P55|||M0||||||||||||
|
||||
P56|||M2||||||||||||
|
||||
P57||DIFFM|IO_L01P_5/CS_B|UNUSED||5|||||||||
|
||||
P58||DIFFS|IO_L01N_5/RDWR_B|UNUSED||5|||||||||
|
||||
P59|||GND||||||||||||
|
||||
P60|||VCCO_5|||5|||||any******||||
|
||||
P61||DIFFM|IO_L10P_5/VRN_5|UNUSED||5|||||||||
|
||||
P62||DIFFS|IO_L10N_5/VRP_5|UNUSED||5|||||||||
|
||||
P63||IOB|IO|UNUSED||5|||||||||
|
||||
P64||DIFFM|IO_L27P_5|UNUSED||5|||||||||
|
||||
P65||DIFFS|IO_L27N_5/VREF_5|UNUSED||5|||||||||
|
||||
P66|||GND||||||||||||
|
||||
P67||DIFFM|IO_L28P_5/D7|UNUSED||5|||||||||
|
||||
P68||DIFFS|IO_L28N_5/D6|UNUSED||5|||||||||
|
||||
P69|||VCCAUX||||||||2.5||||
|
||||
P70|||VCCINT||||||||1.2||||
|
||||
P71||IOB|IO|UNUSED||5|||||||||
|
||||
P72||DIFFM|IO_L31P_5/D5|UNUSED||5|||||||||
|
||||
P73|||VCCO_5|||5|||||any******||||
|
||||
P74||DIFFS|IO_L31N_5/D4|UNUSED||5|||||||||
|
||||
P75|||GND||||||||||||
|
||||
P76||DIFFM|IO_L32P_5/GCLK2|UNUSED||5|||||||||
|
||||
P77||DIFFS|IO_L32N_5/GCLK3|UNUSED||5|||||||||
|
||||
P78||IOB|IO/VREF_5|UNUSED||5|||||||||
|
||||
P79||DIFFM|IO_L32P_4/GCLK0|UNUSED||4|||||||||
|
||||
P80||DIFFS|IO_L32N_4/GCLK1|UNUSED||4|||||||||
|
||||
P81||DIFFM|IO_L31P_4/DOUT/BUSY|UNUSED||4|||||||||
|
||||
P82|||GND||||||||||||
|
||||
P83||DIFFS|IO_L31N_4/INIT_B|UNUSED||4|||||||||
|
||||
P84|||VCCO_4|||4|||||any******||||
|
||||
P85||IOB|IO/VREF_4|UNUSED||4|||||||||
|
||||
P86||DIFFM|IO_L30P_4/D3|UNUSED||4|||||||||
|
||||
P87||DIFFS|IO_L30N_4/D2|UNUSED||4|||||||||
|
||||
P88|||VCCINT||||||||1.2||||
|
||||
P89|||VCCAUX||||||||2.5||||
|
||||
P90||DIFFM|IO_L27P_4/D1|UNUSED||4|||||||||
|
||||
P91|||GND||||||||||||
|
||||
P92||DIFFS|IO_L27N_4/DIN/D0|UNUSED||4|||||||||
|
||||
P93||IOB|IO|UNUSED||4|||||||||
|
||||
P94||DIFFM|IO_L25P_4|UNUSED||4|||||||||
|
||||
P95||DIFFS|IO_L25N_4|UNUSED||4|||||||||
|
||||
P96|||NC||||||||||||
|
||||
P97|||NC||||||||||||
|
||||
P98|||VCCO_4|||4|||||any******||||
|
||||
P99|||GND||||||||||||
|
||||
P100||DIFFM|IO_L01P_4/VRN_4|UNUSED||4|||||||||
|
||||
P101||DIFFS|IO_L01N_4/VRP_4|UNUSED||4|||||||||
|
||||
P102||IOB|IO/VREF_4|UNUSED||4|||||||||
|
||||
P103|||DONE||||||||||||
|
||||
P104|||CCLK||||||||||||
|
||||
P105|||GND||||||||||||
|
||||
P106||DIFFM|IO_L01P_3/VRN_3|UNUSED||3|||||||||
|
||||
P107||DIFFS|IO_L01N_3/VRP_3|UNUSED||3|||||||||
|
||||
P108|||NC||||||||||||
|
||||
P109|||NC||||||||||||
|
||||
P110|||VCCO_3|||3|||||any******||||
|
||||
P111||DIFFM|IO_L19P_3|UNUSED||3|||||||||
|
||||
P112|||GND||||||||||||
|
||||
P113||DIFFS|IO_L19N_3|UNUSED||3|||||||||
|
||||
P114||DIFFM|IO_L20P_3|UNUSED||3|||||||||
|
||||
P115||DIFFS|IO_L20N_3|UNUSED||3|||||||||
|
||||
P116||DIFFM|IO_L21P_3|UNUSED||3|||||||||
|
||||
P117||DIFFS|IO_L21N_3|UNUSED||3|||||||||
|
||||
P118|||GND||||||||||||
|
||||
P119||DIFFM|IO_L22P_3|UNUSED||3|||||||||
|
||||
P120||DIFFS|IO_L22N_3|UNUSED||3|||||||||
|
||||
P121|||VCCAUX||||||||2.5||||
|
||||
P122||DIFFM|IO_L23P_3/VREF_3|UNUSED||3|||||||||
|
||||
P123||DIFFS|IO_L23N_3|UNUSED||3|||||||||
|
||||
P124||DIFFM|IO_L24P_3|UNUSED||3|||||||||
|
||||
P125||DIFFS|IO_L24N_3|UNUSED||3|||||||||
|
||||
P126|||NC||||||||||||
|
||||
P127|||VCCO_3|||3|||||any******||||
|
||||
P128|||NC||||||||||||
|
||||
P129|||GND||||||||||||
|
||||
P130||DIFFM|IO_L40P_3|UNUSED||3|||||||||
|
||||
P131||DIFFS|IO_L40N_3/VREF_3|UNUSED||3|||||||||
|
||||
P132||DIFFM|IO_L40P_2/VREF_2|UNUSED||2|||||||||
|
||||
P133||DIFFS|IO_L40N_2|UNUSED||2|||||||||
|
||||
P134|||GND||||||||||||
|
||||
P135|||NC||||||||||||
|
||||
P136|||VCCO_2|||2|||||any******||||
|
||||
P137|||NC||||||||||||
|
||||
P138||DIFFM|IO_L24P_2|UNUSED||2|||||||||
|
||||
P139||DIFFS|IO_L24N_2|UNUSED||2|||||||||
|
||||
P140||DIFFM|IO_L23P_2|UNUSED||2|||||||||
|
||||
P141||DIFFS|IO_L23N_2/VREF_2|UNUSED||2|||||||||
|
||||
P142|||VCCAUX||||||||2.5||||
|
||||
P143||DIFFM|IO_L22P_2|UNUSED||2|||||||||
|
||||
P144||DIFFS|IO_L22N_2|UNUSED||2|||||||||
|
||||
P145|||GND||||||||||||
|
||||
P146||DIFFM|IO_L21P_2|UNUSED||2|||||||||
|
||||
P147||DIFFS|IO_L21N_2|UNUSED||2|||||||||
|
||||
P148||DIFFM|IO_L20P_2|UNUSED||2|||||||||
|
||||
P149||DIFFS|IO_L20N_2|UNUSED||2|||||||||
|
||||
P150||DIFFM|IO_L19P_2|UNUSED||2|||||||||
|
||||
P151|||GND||||||||||||
|
||||
P152||DIFFS|IO_L19N_2|UNUSED||2|||||||||
|
||||
P153|||VCCO_2|||2|||||any******||||
|
||||
P154|||NC||||||||||||
|
||||
P155||DIFFM|IO_L01P_2/VRN_2|UNUSED||2|||||||||
|
||||
P156||DIFFS|IO_L01N_2/VRP_2|UNUSED||2|||||||||
|
||||
P157|||GND||||||||||||
|
||||
P158|||TDO||||||||||||
|
||||
P159|||TCK||||||||||||
|
||||
P160|||TMS||||||||||||
|
||||
P161||DIFFM|IO_L01P_1/VRN_1|UNUSED||1|||||||||
|
||||
P162||DIFFS|IO_L01N_1/VRP_1|UNUSED||1|||||||||
|
||||
P163|||GND||||||||||||
|
||||
P164|||VCCO_1|||1|||||any******||||
|
||||
P165||DIFFM|IO_L10P_1|UNUSED||1|||||||||
|
||||
P166||DIFFS|IO_L10N_1/VREF_1|UNUSED||1|||||||||
|
||||
P167||IOB|IO|UNUSED||1|||||||||
|
||||
P168||DIFFM|IO_L27P_1|UNUSED||1|||||||||
|
||||
P169||DIFFS|IO_L27N_1|UNUSED||1|||||||||
|
||||
P170|||GND||||||||||||
|
||||
P171||DIFFM|IO_L28P_1|UNUSED||1|||||||||
|
||||
P172||DIFFS|IO_L28N_1|UNUSED||1|||||||||
|
||||
P173|||VCCAUX||||||||2.5||||
|
||||
P174|||VCCINT||||||||1.2||||
|
||||
P175||IOB|IO|UNUSED||1|||||||||
|
||||
P176||DIFFM|IO_L31P_1|UNUSED||1|||||||||
|
||||
P177|||VCCO_1|||1|||||any******||||
|
||||
P178||DIFFS|IO_L31N_1/VREF_1|UNUSED||1|||||||||
|
||||
P179|||GND||||||||||||
|
||||
P180||DIFFM|IO_L32P_1/GCLK4|UNUSED||1|||||||||
|
||||
P181||DIFFS|IO_L32N_1/GCLK5|UNUSED||1|||||||||
|
||||
P182||IOB|IO|UNUSED||1|||||||||
|
||||
P183|NaN|IOB|IO_L32P_0/GCLK6|OUTPUT|LVCMOS25*|0|12|SLOW|NONE**|||UNLOCATED|NO|NONE|
|
||||
P184|N<0>|IOB|IO_L32N_0/GCLK7|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
P185|N<23>|IOB|IO_L31P_0/VREF_0|INPUT|LVCMOS25*|0||||NONE||UNLOCATED|NO|NONE|
|
||||
P186|||GND||||||||||||
|
||||
P187|INF|IOB|IO_L31N_0|OUTPUT|LVCMOS25*|0|12|SLOW|NONE**|||UNLOCATED|NO|NONE|
|
||||
P188|||VCCO_0|||0|||||2.50||||
|
||||
P189||IOB|IO|UNUSED||0|||||||||
|
||||
P190||DIFFM|IO_L30P_0|UNUSED||0|||||||||
|
||||
P191||DIFFS|IO_L30N_0|UNUSED||0|||||||||
|
||||
P192|||VCCINT||||||||1.2||||
|
||||
P193|||VCCAUX||||||||2.5||||
|
||||
P194||DIFFM|IO_L27P_0|UNUSED||0|||||||||
|
||||
P195|||GND||||||||||||
|
||||
P196||DIFFS|IO_L27N_0|UNUSED||0|||||||||
|
||||
P197||IOB|IO|UNUSED||0|||||||||
|
||||
P198||DIFFM|IO_L25P_0|UNUSED||0|||||||||
|
||||
P199||DIFFS|IO_L25N_0|UNUSED||0|||||||||
|
||||
P200|||NC||||||||||||
|
||||
P201|||VCCO_0|||0|||||2.50||||
|
||||
P202|||GND||||||||||||
|
||||
P203||DIFFM|IO_L01P_0/VRN_0|UNUSED||0|||||||||
|
||||
P204||DIFFS|IO_L01N_0/VRP_0|UNUSED||0|||||||||
|
||||
P205||IOB|IO/VREF_0|UNUSED||0|||||||||
|
||||
P206|||HSWAP_EN||||||||||||
|
||||
P207|||PROG_B||||||||||||
|
||||
P208|||TDI||||||||||||
|
||||
|
||||
-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|
||||
|
||||
* Default value.
|
||||
** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
****** Special VCCO requirements may apply. Please consult the device
|
||||
family datasheet for specific guideline on VCCO requirements.
|
||||
|
||||
|
||||
148
TypeCheck.par
148
TypeCheck.par
@@ -1,148 +0,0 @@
|
||||
Release 14.7 par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Xilinx:: Sat Aug 17 16:41:01 2019
|
||||
|
||||
par -w -intstyle ise -ol high -t 1 TypeCheck_map.ncd TypeCheck.ncd
|
||||
TypeCheck.pcf
|
||||
|
||||
|
||||
Constraints file: TypeCheck.pcf.
|
||||
Loading device for application Rf_Device from file '3s50.nph' in environment /opt/Xilinx/14.7/ISE_DS/ISE/.
|
||||
"TypeCheck" is an NCD, version 3.2, device xc3s50, package pq208, speed -5
|
||||
|
||||
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
|
||||
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
|
||||
|
||||
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
|
||||
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
|
||||
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
|
||||
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
|
||||
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
||||
|
||||
Device speed data version: "PRODUCTION 1.39 2013-10-13".
|
||||
|
||||
|
||||
Device Utilization Summary:
|
||||
|
||||
Number of External IOBs 4 out of 124 3%
|
||||
Number of LOCed IOBs 0 out of 4 0%
|
||||
|
||||
Number of Slices 2 out of 768 1%
|
||||
Number of SLICEMs 0 out of 384 0%
|
||||
|
||||
|
||||
|
||||
Overall effort level (-ol): High
|
||||
Placer effort level (-pl): High
|
||||
Placer cost table entry (-t): 1
|
||||
Router effort level (-rl): High
|
||||
|
||||
Starting initial Timing Analysis. REAL time: 0 secs
|
||||
Finished initial Timing Analysis. REAL time: 0 secs
|
||||
|
||||
|
||||
Starting Placer
|
||||
Total REAL time at the beginning of Placer: 0 secs
|
||||
Total CPU time at the beginning of Placer: 0 secs
|
||||
|
||||
Phase 1.1 Initial Placement Analysis
|
||||
Phase 1.1 Initial Placement Analysis (Checksum:14) REAL time: 0 secs
|
||||
|
||||
Phase 2.7 Design Feasibility Check
|
||||
Phase 2.7 Design Feasibility Check (Checksum:14) REAL time: 0 secs
|
||||
|
||||
Phase 3.31 Local Placement Optimization
|
||||
Phase 3.31 Local Placement Optimization (Checksum:14) REAL time: 0 secs
|
||||
|
||||
Phase 4.2 Initial Clock and IO Placement
|
||||
...
|
||||
Phase 4.2 Initial Clock and IO Placement (Checksum:14) REAL time: 0 secs
|
||||
|
||||
Phase 5.36 Local Placement Optimization
|
||||
Phase 5.36 Local Placement Optimization (Checksum:14) REAL time: 0 secs
|
||||
|
||||
Phase 6.3 Local Placement Optimization
|
||||
...
|
||||
Phase 6.3 Local Placement Optimization (Checksum:2a817b) REAL time: 0 secs
|
||||
|
||||
Phase 7.5 Local Placement Optimization
|
||||
Phase 7.5 Local Placement Optimization (Checksum:2a817b) REAL time: 0 secs
|
||||
|
||||
Phase 8.8 Global Placement
|
||||
..
|
||||
Phase 8.8 Global Placement (Checksum:78ce46) REAL time: 0 secs
|
||||
|
||||
Phase 9.5 Local Placement Optimization
|
||||
Phase 9.5 Local Placement Optimization (Checksum:78ce46) REAL time: 0 secs
|
||||
|
||||
Phase 10.18 Placement Optimization
|
||||
Phase 10.18 Placement Optimization (Checksum:78ce46) REAL time: 0 secs
|
||||
|
||||
Phase 11.5 Local Placement Optimization
|
||||
Phase 11.5 Local Placement Optimization (Checksum:78ce46) REAL time: 0 secs
|
||||
|
||||
Total REAL time to Placer completion: 0 secs
|
||||
Total CPU time to Placer completion: 0 secs
|
||||
Writing design to file TypeCheck.ncd
|
||||
|
||||
|
||||
|
||||
Starting Router
|
||||
|
||||
|
||||
Phase 1 : 10 unrouted; REAL time: 0 secs
|
||||
|
||||
Phase 2 : 10 unrouted; REAL time: 0 secs
|
||||
|
||||
Phase 3 : 2 unrouted; REAL time: 0 secs
|
||||
|
||||
Phase 4 : 2 unrouted; (Par is working to improve performance) REAL time: 1 secs
|
||||
|
||||
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 1 secs
|
||||
|
||||
Updating file: TypeCheck.ncd with current fully routed design.
|
||||
|
||||
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 1 secs
|
||||
|
||||
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 1 secs
|
||||
|
||||
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 1 secs
|
||||
|
||||
Total REAL time to Router completion: 1 secs
|
||||
Total CPU time to Router completion: 1 secs
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
Generating "PAR" statistics.
|
||||
|
||||
Timing Score: 0 (Setup: 0, Hold: 0)
|
||||
|
||||
|
||||
|
||||
Generating Pad Report.
|
||||
|
||||
All signals are completely routed.
|
||||
|
||||
Total REAL time to PAR completion: 1 secs
|
||||
Total CPU time to PAR completion: 1 secs
|
||||
|
||||
Peak Memory Usage: 600 MB
|
||||
|
||||
Placement: Completed - No errors found.
|
||||
Routing: Completed - No errors found.
|
||||
|
||||
Number of error messages: 0
|
||||
Number of warning messages: 0
|
||||
Number of info messages: 1
|
||||
|
||||
Writing design to file TypeCheck.ncd
|
||||
|
||||
|
||||
|
||||
PAR done!
|
||||
@@ -1,4 +0,0 @@
|
||||
//! **************************************************************************
|
||||
// Written by: Map P.20131013 on Sat Aug 17 16:40:58 2019
|
||||
//! **************************************************************************
|
||||
|
||||
@@ -1 +0,0 @@
|
||||
vhdl work "SpecialCasesCheck.vhd"
|
||||
332
TypeCheck.ptwx
332
TypeCheck.ptwx
@@ -1,332 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!DOCTYPE twReport [
|
||||
<!ELEMENT twReport (twHead?, (twWarn | twDebug | twInfo)*, twBody, twSum?,
|
||||
twDebug*, twFoot?, twClientInfo?)>
|
||||
<!ATTLIST twReport version CDATA "10,4">
|
||||
<!ELEMENT twHead (twExecVer?, twCopyright, twCmdLine?, twDesign?, twPCF?, twDevInfo, twRptInfo, twEnvVar*)>
|
||||
<!ELEMENT twExecVer (#PCDATA)>
|
||||
<!ELEMENT twCopyright (#PCDATA)>
|
||||
<!ELEMENT twCmdLine (#PCDATA)>
|
||||
<!ELEMENT twDesign (#PCDATA)>
|
||||
<!ELEMENT twPCF (#PCDATA)>
|
||||
<!ELEMENT twDevInfo (twDevName, twSpeedGrade, twSpeedVer?)>
|
||||
<!ELEMENT twDevName (#PCDATA)>
|
||||
<!ATTLIST twDevInfo arch CDATA #IMPLIED pkg CDATA #IMPLIED>
|
||||
<!ELEMENT twSpeedGrade (#PCDATA)>
|
||||
<!ELEMENT twSpeedVer (#PCDATA)>
|
||||
<!ELEMENT twRptInfo (twItemLimit?, (twUnconst, twUnconstLimit?)?)>
|
||||
<!ATTLIST twRptInfo twRptLvl (twErr | twVerbose | twTerseErr | twSum | twTimeGrp) #REQUIRED>
|
||||
<!ATTLIST twRptInfo twAdvRpt (TRUE | FALSE) "FALSE">
|
||||
<!ATTLIST twRptInfo twTimeUnits (twPsec | twNsec | twUsec | twMsec | twSec) "twNsec">
|
||||
<!ATTLIST twRptInfo twFreqUnits (twGHz | twMHz | twHz) "twMHz">
|
||||
<!ATTLIST twRptInfo twReportMinPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twItemLimit (#PCDATA)>
|
||||
<!ELEMENT twUnconst EMPTY>
|
||||
<!ELEMENT twUnconstLimit (#PCDATA)>
|
||||
<!ELEMENT twEnvVar EMPTY>
|
||||
<!ATTLIST twEnvVar name CDATA #REQUIRED>
|
||||
<!ATTLIST twEnvVar description CDATA #REQUIRED>
|
||||
<!ELEMENT twWarn (#PCDATA)>
|
||||
<!ELEMENT twInfo (#PCDATA)>
|
||||
<!ELEMENT twDebug (#PCDATA)>
|
||||
<!ELEMENT twBody (twDerating?, (twSumRpt | twVerboseRpt | twErrRpt | twTerseErrRpt | twTimeGrpRpt), twNonDedClks?)>
|
||||
<!ATTLIST twBody twFastPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twDerating (twProc?, twTemp?, twVolt?)>
|
||||
<!ELEMENT twProc (#PCDATA)>
|
||||
<!ELEMENT twTemp (#PCDATA)>
|
||||
<!ELEMENT twVolt (#PCDATA)>
|
||||
<!ELEMENT twSumRpt (twConstRollupTable*, twConstList?, twConstSummaryTable?, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?)>
|
||||
<!ELEMENT twErrRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twTerseErrRpt (twConstList, twUnmetConstCnt?, twDataSheet?)>
|
||||
<!ELEMENT twVerboseRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twCycles (twSigConn+)>
|
||||
<!ATTLIST twCycles twNum CDATA #REQUIRED>
|
||||
<!ELEMENT twSigConn (twSig, twDriver, twLoad)>
|
||||
<!ELEMENT twSig (#PCDATA)>
|
||||
<!ELEMENT twDriver (#PCDATA)>
|
||||
<!ELEMENT twLoad (#PCDATA)>
|
||||
<!ELEMENT twConst (twConstHead, ((twPathRpt?,twRacePathRpt?, twPathRptBanner?)* | (twPathRpt*, twRacePathRpt?) | twNetRpt* | twClkSkewLimit*))>
|
||||
<!ATTLIST twConst twConstType (NET |
|
||||
NETDELAY |
|
||||
NETSKEW |
|
||||
PATH |
|
||||
DEFPERIOD |
|
||||
UNCONSTPATH |
|
||||
DEFPATH |
|
||||
PATH2SETUP |
|
||||
UNCONSTPATH2SETUP |
|
||||
PATHCLASS |
|
||||
PATHDELAY |
|
||||
PERIOD |
|
||||
FREQUENCY |
|
||||
PATHBLOCK |
|
||||
OFFSET |
|
||||
OFFSETIN |
|
||||
OFFSETINCLOCK |
|
||||
UNCONSTOFFSETINCLOCK |
|
||||
OFFSETINDELAY |
|
||||
OFFSETINMOD |
|
||||
OFFSETOUT |
|
||||
OFFSETOUTCLOCK |
|
||||
UNCONSTOFFSETOUTCLOCK |
|
||||
OFFSETOUTDELAY |
|
||||
OFFSETOUTMOD| CLOCK_SKEW_LIMITS) #IMPLIED>
|
||||
<!ELEMENT twConstHead (twConstName, twItemCnt, twErrCntSetup, twErrCntEndPt?, twErrCntHold,
|
||||
twEndPtCnt?,
|
||||
twPathErrCnt?, (twMinPer| twMaxDel| twMaxFreq| twMaxNetDel| twMaxNetSkew| twMinOff| twMaxOff)*)>
|
||||
<!ELEMENT twConstName (#PCDATA)>
|
||||
<!ATTLIST twConstName UCFConstName CDATA #IMPLIED>
|
||||
<!ATTLIST twConstHead uID CDATA #IMPLIED>
|
||||
<!ELEMENT twItemCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCntEndPt (#PCDATA)>
|
||||
<!ELEMENT twErrCntSetup (#PCDATA)>
|
||||
<!ELEMENT twErrCntHold (#PCDATA)>
|
||||
<!ATTLIST twErrCntHold twRaceChecked (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twEndPtCnt (#PCDATA)>
|
||||
<!ELEMENT twPathErrCnt (#PCDATA)>
|
||||
<!ELEMENT twMinPer (#PCDATA) >
|
||||
<!ELEMENT twFootnote EMPTY>
|
||||
<!ATTLIST twFootnote number CDATA #REQUIRED>
|
||||
<!ELEMENT twMaxDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFreq (#PCDATA)>
|
||||
<!ELEMENT twMinOff (#PCDATA)>
|
||||
<!ELEMENT twMaxOff (#PCDATA)>
|
||||
<!ELEMENT twTIG (twTIGHead, (twPathRpt*,twRacePathRpt?))>
|
||||
<!ELEMENT twTIGHead (twTIGName, twInstantiated, twBlocked)>
|
||||
<!ELEMENT twTIGName (#PCDATA)>
|
||||
<!ELEMENT twInstantiated (#PCDATA)>
|
||||
<!ELEMENT twBlocked (#PCDATA)>
|
||||
<!ELEMENT twRacePathRpt (twRacePath+)>
|
||||
<!ELEMENT twPathRpt (twUnconstPath | twConstPath | twUnconstOffIn | twConstOffIn | twUnconstOffOut | twConstOffOut | twModOffOut)>
|
||||
<!ELEMENT twUnconstPath (twTotDel, twSrc, twDest, (twDel, twSUTime)?, twTotPathDel?, twClkSkew?, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twUnconstPath twDataPathType CDATA #IMPLIED
|
||||
twSimpleMinPath CDATA #IMPLIED>
|
||||
<!ELEMENT twTotDel (#PCDATA)>
|
||||
<!ELEMENT twSrc (#PCDATA)>
|
||||
<!ATTLIST twSrc BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDest (#PCDATA)>
|
||||
<!ATTLIST twDest BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDel (#PCDATA)>
|
||||
<!ELEMENT twSUTime (#PCDATA)>
|
||||
<!ELEMENT twTotPathDel (#PCDATA)>
|
||||
<!ELEMENT twClkSkew (#PCDATA)>
|
||||
<!ATTLIST twClkSkew dest CDATA #IMPLIED src CDATA #IMPLIED>
|
||||
<!ELEMENT twConstPath (twSlack, twSrc, twDest, twTotPathDel?, twClkSkew?, twDelConst, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twConstPath twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstPath constType (period | fromto | unknown) "unknown">
|
||||
<!ELEMENT twSlack (#PCDATA)>
|
||||
<!ELEMENT twDelConst (#PCDATA)>
|
||||
<!ELEMENT tw2Phase EMPTY>
|
||||
<!ELEMENT twClkUncert (#PCDATA)>
|
||||
<!ATTLIST twClkUncert fSysJit CDATA #IMPLIED fInputJit CDATA #IMPLIED
|
||||
fDCMJit CDATA #IMPLIED
|
||||
fPhaseErr CDATA #IMPLIED
|
||||
sEqu CDATA #IMPLIED>
|
||||
<!ELEMENT twRacePath (twSlack, twSrc, twDest, twClkSkew, twDelConst?, twClkUncert?, twDetPath)>
|
||||
<!ELEMENT twPathRptBanner (#PCDATA)>
|
||||
<!ATTLIST twPathRptBanner sType CDATA #IMPLIED iPaths CDATA #IMPLIED iCriticalPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twUnconstOffIn (twOff, twSrc, twDest, twGuaranteed?, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twUnconstOffIn twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twOff (#PCDATA)>
|
||||
<!ELEMENT twGuaranteed EMPTY>
|
||||
<!ELEMENT twConstOffIn (twSlack, twSrc, twDest, ((twClkDel, twClkSrc, twClkDest) | twGuarInSetup), twOff, twOffSrc, twOffDest, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twConstOffIn twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstOffIn twDurationNotSpecified CDATA #IMPLIED>
|
||||
<!ELEMENT twClkDel (#PCDATA)>
|
||||
<!ELEMENT twClkSrc (#PCDATA)>
|
||||
<!ELEMENT twClkDest (#PCDATA)>
|
||||
<!ELEMENT twGuarInSetup (#PCDATA)>
|
||||
<!ELEMENT twOffSrc (#PCDATA)>
|
||||
<!ELEMENT twOffDest (#PCDATA)>
|
||||
<!ELEMENT twUnconstOffOut (twOff, twSrc, twDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twUnconstOffOut twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstOffOut (twSlack, twSrc, twDest, twClkDel, twClkSrc, twClkDest, twDataDel, twDataSrc, twDataDest, twOff, twOffSrc, twOffDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twConstOffOut twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ELEMENT twDataDel (#PCDATA)>
|
||||
<!ELEMENT twDataSrc (#PCDATA)>
|
||||
<!ELEMENT twDataDest (#PCDATA)>
|
||||
<!ELEMENT twModOffOut (twSlack, twDest, twDataDel, twDataSrc, twDataDest, twClkUncert?, twDataPath?)>
|
||||
<!ELEMENT twDetPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDetPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twDataPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDataPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twClkPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twClkPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twLogLvls (#PCDATA)>
|
||||
<!ELEMENT twSrcSite (#PCDATA)>
|
||||
<!ELEMENT twSrcClk (#PCDATA)>
|
||||
<!ATTLIST twSrcClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twSrcClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twSrcClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPathDel (twSite, twDelType, twFanCnt?, twDelInfo?, twComp, twNet?, twBEL*)>
|
||||
<!ATTLIST twPathDel twHoldTime (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twDelInfo (#PCDATA)>
|
||||
<!ATTLIST twDelInfo twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ATTLIST twDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twSite (#PCDATA)>
|
||||
<!ELEMENT twDelType (#PCDATA)>
|
||||
<!ELEMENT twFanCnt (#PCDATA)>
|
||||
<!ELEMENT twComp (#PCDATA)>
|
||||
<!ELEMENT twNet (#PCDATA)>
|
||||
<!ELEMENT twBEL (#PCDATA)>
|
||||
<!ELEMENT twLogDel (#PCDATA)>
|
||||
<!ELEMENT twRouteDel (#PCDATA)>
|
||||
<!ELEMENT twDestClk (#PCDATA)>
|
||||
<!ATTLIST twDestClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twDestClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twDestClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPctLog (#PCDATA)>
|
||||
<!ELEMENT twPctRoute (#PCDATA)>
|
||||
<!ELEMENT twNetRpt (twDelNet | twSlackNet | twSkewNet)>
|
||||
<!ELEMENT twDelNet (twDel, twNet, twDetNet?)>
|
||||
<!ELEMENT twSlackNet (twSlack, twNet, twDel, twNotMet?, twTimeConst, twAbsSlack, twDetNet?)>
|
||||
<!ELEMENT twTimeConst (#PCDATA)>
|
||||
<!ELEMENT twAbsSlack (#PCDATA)>
|
||||
<!ELEMENT twSkewNet (twSlack, twNet, twSkew, twNotMet?, twTimeConst, twAbsSlack, twDetSkewNet?)>
|
||||
<!ELEMENT twSkew (#PCDATA)>
|
||||
<!ELEMENT twDetNet (twNetDel*)>
|
||||
<!ELEMENT twNetDel (twSrc, twDest, twNetDelInfo)>
|
||||
<!ELEMENT twNetDelInfo (#PCDATA)>
|
||||
<!ATTLIST twNetDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twDetSkewNet (twNetSkew*)>
|
||||
<!ELEMENT twNetSkew (twSrc, twDest, twNetDelInfo, twSkew)>
|
||||
<!ELEMENT twClkSkewLimit EMPTY>
|
||||
<!ATTLIST twClkSkewLimit slack CDATA #IMPLIED skew CDATA #IMPLIED arrv1name CDATA #IMPLIED arrv1 CDATA #IMPLIED
|
||||
arrv2name CDATA #IMPLIED arrv2 CDATA #IMPLIED uncert CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollupTable (twConstRollup*)>
|
||||
<!ATTLIST twConstRollupTable uID CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollup EMPTY>
|
||||
<!ATTLIST twConstRollup name CDATA #IMPLIED fullName CDATA #IMPLIED type CDATA #IMPLIED requirement CDATA #IMPLIED prefType CDATA #IMPLIED actual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstRollup actualRollup CDATA #IMPLIED errors CDATA #IMPLIED errorRollup CDATA #IMPLIED items CDATA #IMPLIED itemsRollup CDATA #IMPLIED>
|
||||
<!ELEMENT twConstList (twConstListItem)*>
|
||||
<!ELEMENT twConstListItem (twConstName, twNotMet?, twReqVal?, twActVal?, twLogLvls?)>
|
||||
<!ATTLIST twConstListItem twUnits (twTime | twFreq) "twTime">
|
||||
<!ELEMENT twNotMet EMPTY>
|
||||
<!ELEMENT twReqVal (#PCDATA)>
|
||||
<!ELEMENT twActVal (#PCDATA)>
|
||||
<!ELEMENT twConstSummaryTable (twConstStats|twConstSummary)*>
|
||||
<!ATTLIST twConstSummaryTable twEmptyConstraints CDATA #IMPLIED>
|
||||
<!ELEMENT twConstStats (twConstName)>
|
||||
<!ATTLIST twConstStats twUnits (twTime | twFreq) "twTime">
|
||||
<!ATTLIST twConstStats twRequired CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twActual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twLogLvls CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twErrors CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twPCFIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twAbsSlackIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twTCType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstSummary (twConstName, twConstData?, twConstData*)>
|
||||
<!ATTLIST twConstSummary PCFIndex CDATA #IMPLIED slackIndex CDATA #IMPLIED>
|
||||
<!ELEMENT twConstData EMPTY>
|
||||
<!ATTLIST twConstData type CDATA #IMPLIED units (MHz | ns) "ns" slack CDATA #IMPLIED
|
||||
best CDATA #IMPLIED requested CDATA #IMPLIED
|
||||
errors CDATA #IMPLIED
|
||||
score CDATA #IMPLIED>
|
||||
<!ELEMENT twTimeGrpRpt (twTimeGrp)*>
|
||||
<!ELEMENT twTimeGrp (twTimeGrpName, twCompList?, twBELList?, twMacList?, twBlockList?, twSigList?, twPinList?)>
|
||||
<!ELEMENT twTimeGrpName (#PCDATA)>
|
||||
<!ELEMENT twCompList (twCompName+)>
|
||||
<!ELEMENT twCompName (#PCDATA)>
|
||||
<!ELEMENT twSigList (twSigName+)>
|
||||
<!ELEMENT twSigName (#PCDATA)>
|
||||
<!ELEMENT twBELList (twBELName+)>
|
||||
<!ELEMENT twBELName (#PCDATA)>
|
||||
<!ELEMENT twBlockList (twBlockName+)>
|
||||
<!ELEMENT twBlockName (#PCDATA)>
|
||||
<!ELEMENT twMacList (twMacName+)>
|
||||
<!ELEMENT twMacName (#PCDATA)>
|
||||
<!ELEMENT twPinList (twPinName+)>
|
||||
<!ELEMENT twPinName (#PCDATA)>
|
||||
<!ELEMENT twUnmetConstCnt (#PCDATA)>
|
||||
<!ELEMENT twDataSheet (twSUH2ClkList*, (twClk2PadList|twClk2OutList)*, twClk2SUList*, twPad2PadList?, twOffsetTables?)>
|
||||
<!ATTLIST twDataSheet twNameLen CDATA #REQUIRED>
|
||||
<!ELEMENT twSUH2ClkList (twDest, twSUH2Clk+)>
|
||||
<!ATTLIST twSUH2ClkList twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twSUH2ClkList twPhaseWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twSUH2Clk (twSrc, twSUHTime, twSUHTime?)>
|
||||
<!ELEMENT twSUHTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHTime twInternalClk CDATA #IMPLIED>
|
||||
<!ATTLIST twSUHTime twClkPhase CDATA #IMPLIED>
|
||||
<!ELEMENT twSU2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twSU2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twH2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twH2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2PadList (twSrc, twClk2Pad+)>
|
||||
<!ELEMENT twClk2Pad (twDest, twTime)>
|
||||
<!ELEMENT twTime (#PCDATA)>
|
||||
<!ATTLIST twTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2OutList (twSrc, twClk2Out+)>
|
||||
<!ATTLIST twClk2OutList twDestWidth CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2OutList twPhaseWidth CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2Out EMPTY>
|
||||
<!ATTLIST twClk2Out twOutPad CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twInternalClk CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twClkPhase CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2SUList (twDest, twClk2SU+)>
|
||||
<!ATTLIST twClk2SUList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twClk2SU (twSrc, twRiseRise?, twFallRise?, twRiseFall?, twFallFall?)>
|
||||
<!ELEMENT twRiseRise (#PCDATA)>
|
||||
<!ELEMENT twFallRise (#PCDATA)>
|
||||
<!ELEMENT twRiseFall (#PCDATA)>
|
||||
<!ELEMENT twFallFall (#PCDATA)>
|
||||
<!ELEMENT twPad2PadList (twPad2Pad+)>
|
||||
<!ATTLIST twPad2PadList twSrcWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twPad2PadList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twPad2Pad (twSrc, twDest, twDel)>
|
||||
<!ELEMENT twOffsetTables (twOffsetInTable*,twOffsetOutTable*)>
|
||||
<!ELEMENT twOffsetInTable (twConstName, twOffInTblRow*)>
|
||||
<!ATTLIST twOffsetInTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstWindow CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetup CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHold CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetupSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffsetOutTable (twConstName, twOffOutTblRow*)>
|
||||
<!ATTLIST twOffsetOutTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMinSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMaxSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twOffInTblRow (twSrc, twSUHSlackTime*)>
|
||||
<!ELEMENT twSUHSlackTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHSlackTime twSetupSlack CDATA #IMPLIED twHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffOutTblRow EMPTY>
|
||||
<!ATTLIST twOffOutTblRow twOutPad CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twNonDedClks ((twWarn | twInfo), twNonDedClk+)>
|
||||
<!ELEMENT twNonDedClk (#PCDATA)>
|
||||
<!ELEMENT twSum ( twErrCnt, twScore, twConstCov, twStats)>
|
||||
<!ELEMENT twScore (#PCDATA)>
|
||||
<!ELEMENT twConstCov (twPathCnt, twNetCnt, twConnCnt, twPct?)>
|
||||
<!ELEMENT twPathCnt (#PCDATA)>
|
||||
<!ELEMENT twNetCnt (#PCDATA)>
|
||||
<!ELEMENT twConnCnt (#PCDATA)>
|
||||
<!ELEMENT twPct (#PCDATA)>
|
||||
<!ELEMENT twStats ( twMinPer?, twFootnote?, twMaxFreq?, twMaxCombDel?, twMaxFromToDel?, twMaxNetDel?, twMaxNetSkew?, twMaxInAfterClk?, twMinInBeforeClk?, twMaxOutBeforeClk?, twMinOutAfterClk?, (twInfo | twWarn)*)>
|
||||
<!ELEMENT twMaxCombDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFromToDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetSkew (#PCDATA)>
|
||||
<!ELEMENT twMaxInAfterClk (#PCDATA)>
|
||||
<!ELEMENT twMinInBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMaxOutBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMinOutAfterClk (#PCDATA)>
|
||||
<!ELEMENT twFoot (twFootnoteExplanation*, twTimestamp)>
|
||||
<!ELEMENT twTimestamp (#PCDATA)>
|
||||
<!ELEMENT twFootnoteExplanation EMPTY>
|
||||
<!ATTLIST twFootnoteExplanation number CDATA #REQUIRED>
|
||||
<!ATTLIST twFootnoteExplanation text CDATA #REQUIRED>
|
||||
<!ELEMENT twClientInfo (twClientName, twAttrList?)>
|
||||
<!ELEMENT twClientName (#PCDATA)>
|
||||
<!ELEMENT twAttrList (twAttrListItem)*>
|
||||
<!ELEMENT twAttrListItem (twName, twValue*)>
|
||||
<!ELEMENT twName (#PCDATA)>
|
||||
<!ELEMENT twValue (#PCDATA)>
|
||||
]>
|
||||
<twReport><twBody><twSumRpt></twSumRpt></twBody></twReport>
|
||||
296
TypeCheck.syr
296
TypeCheck.syr
@@ -1,296 +0,0 @@
|
||||
Release 14.7 - xst P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
-->
|
||||
Parameter TMPDIR set to xst/projnav.tmp
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Parameter xsthdpdir set to xst
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Reading design: TypeCheck.prj
|
||||
|
||||
TABLE OF CONTENTS
|
||||
1) Synthesis Options Summary
|
||||
2) HDL Compilation
|
||||
3) Design Hierarchy Analysis
|
||||
4) HDL Analysis
|
||||
5) HDL Synthesis
|
||||
5.1) HDL Synthesis Report
|
||||
6) Advanced HDL Synthesis
|
||||
6.1) Advanced HDL Synthesis Report
|
||||
7) Low Level Synthesis
|
||||
8) Partition Report
|
||||
9) Final Report
|
||||
9.1) Device utilization summary
|
||||
9.2) Partition Resource Summary
|
||||
9.3) TIMING REPORT
|
||||
|
||||
|
||||
=========================================================================
|
||||
* Synthesis Options Summary *
|
||||
=========================================================================
|
||||
---- Source Parameters
|
||||
Input File Name : "TypeCheck.prj"
|
||||
Input Format : mixed
|
||||
Ignore Synthesis Constraint File : NO
|
||||
|
||||
---- Target Parameters
|
||||
Output File Name : "TypeCheck"
|
||||
Output Format : NGC
|
||||
Target Device : xc3s50-5-pq208
|
||||
|
||||
---- Source Options
|
||||
Top Module Name : TypeCheck
|
||||
Automatic FSM Extraction : YES
|
||||
FSM Encoding Algorithm : Auto
|
||||
Safe Implementation : No
|
||||
FSM Style : LUT
|
||||
RAM Extraction : Yes
|
||||
RAM Style : Auto
|
||||
ROM Extraction : Yes
|
||||
Mux Style : Auto
|
||||
Decoder Extraction : YES
|
||||
Priority Encoder Extraction : Yes
|
||||
Shift Register Extraction : YES
|
||||
Logical Shifter Extraction : YES
|
||||
XOR Collapsing : YES
|
||||
ROM Style : Auto
|
||||
Mux Extraction : Yes
|
||||
Resource Sharing : YES
|
||||
Asynchronous To Synchronous : NO
|
||||
Multiplier Style : Auto
|
||||
Automatic Register Balancing : No
|
||||
|
||||
---- Target Options
|
||||
Add IO Buffers : YES
|
||||
Global Maximum Fanout : 500
|
||||
Add Generic Clock Buffer(BUFG) : 8
|
||||
Register Duplication : YES
|
||||
Slice Packing : YES
|
||||
Optimize Instantiated Primitives : NO
|
||||
Use Clock Enable : Yes
|
||||
Use Synchronous Set : Yes
|
||||
Use Synchronous Reset : Yes
|
||||
Pack IO Registers into IOBs : Auto
|
||||
Equivalent register Removal : YES
|
||||
|
||||
---- General Options
|
||||
Optimization Goal : Speed
|
||||
Optimization Effort : 1
|
||||
Keep Hierarchy : No
|
||||
Netlist Hierarchy : As_Optimized
|
||||
RTL Output : Yes
|
||||
Global Optimization : AllClockNets
|
||||
Read Cores : YES
|
||||
Write Timing Constraints : NO
|
||||
Cross Clock Analysis : NO
|
||||
Hierarchy Separator : /
|
||||
Bus Delimiter : <>
|
||||
Case Specifier : Maintain
|
||||
Slice Utilization Ratio : 100
|
||||
BRAM Utilization Ratio : 100
|
||||
Verilog 2001 : YES
|
||||
Auto BRAM Packing : NO
|
||||
Slice Utilization Ratio Delta : 5
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
* HDL Compilation *
|
||||
=========================================================================
|
||||
Compiling vhdl file "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd" in Library work.
|
||||
Architecture typecheckarch of Entity typecheck is up to date.
|
||||
|
||||
=========================================================================
|
||||
* Design Hierarchy Analysis *
|
||||
=========================================================================
|
||||
Analyzing hierarchy for entity <TypeCheck> in library <work> (architecture <typecheckarch>).
|
||||
|
||||
|
||||
=========================================================================
|
||||
* HDL Analysis *
|
||||
=========================================================================
|
||||
Analyzing Entity <TypeCheck> in library <work> (Architecture <typecheckarch>).
|
||||
Entity <TypeCheck> analyzed. Unit <TypeCheck> generated.
|
||||
|
||||
|
||||
=========================================================================
|
||||
* HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Performing bidirectional port resolution...
|
||||
|
||||
Synthesizing Unit <TypeCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd".
|
||||
WARNING:Xst:647 - Input <N<31>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
|
||||
Unit <TypeCheck> synthesized.
|
||||
|
||||
|
||||
=========================================================================
|
||||
HDL Synthesis Report
|
||||
|
||||
Found no macro
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Advanced HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
Advanced HDL Synthesis Report
|
||||
|
||||
Found no macro
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Low Level Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Optimizing unit <TypeCheck> ...
|
||||
|
||||
Mapping all equations...
|
||||
Building and optimizing final netlist ...
|
||||
Found area constraint ratio of 100 (+ 5) on block TypeCheck, actual ratio is 0.
|
||||
|
||||
Final Macro Processing ...
|
||||
|
||||
=========================================================================
|
||||
Final Register Report
|
||||
|
||||
Found no macro
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Partition Report *
|
||||
=========================================================================
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
=========================================================================
|
||||
* Final Report *
|
||||
=========================================================================
|
||||
Final Results
|
||||
RTL Top Level Output File Name : TypeCheck.ngr
|
||||
Top Level Output File Name : TypeCheck
|
||||
Output Format : NGC
|
||||
Optimization Goal : Speed
|
||||
Keep Hierarchy : No
|
||||
|
||||
Design Statistics
|
||||
# IOs : 34
|
||||
|
||||
Cell Usage :
|
||||
# BELS : 18
|
||||
# GND : 1
|
||||
# LUT3 : 3
|
||||
# LUT4 : 7
|
||||
# MUXCY : 6
|
||||
# VCC : 1
|
||||
# IO Buffers : 33
|
||||
# IBUF : 31
|
||||
# OBUF : 2
|
||||
=========================================================================
|
||||
|
||||
Device utilization summary:
|
||||
---------------------------
|
||||
|
||||
Selected Device : 3s50pq208-5
|
||||
|
||||
Number of Slices: 5 out of 768 0%
|
||||
Number of 4 input LUTs: 10 out of 1536 0%
|
||||
Number of IOs: 34
|
||||
Number of bonded IOBs: 33 out of 124 26%
|
||||
|
||||
---------------------------
|
||||
Partition Resource Summary:
|
||||
---------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
---------------------------
|
||||
|
||||
|
||||
=========================================================================
|
||||
TIMING REPORT
|
||||
|
||||
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
|
||||
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
|
||||
GENERATED AFTER PLACE-and-ROUTE.
|
||||
|
||||
Clock Information:
|
||||
------------------
|
||||
No clock signals found in this design
|
||||
|
||||
Asynchronous Control Signals Information:
|
||||
----------------------------------------
|
||||
No asynchronous control signals found in this design
|
||||
|
||||
Timing Summary:
|
||||
---------------
|
||||
Speed Grade: -5
|
||||
|
||||
Minimum period: No path found
|
||||
Minimum input arrival time before clock: No path found
|
||||
Maximum output required time after clock: No path found
|
||||
Maximum combinational path delay: 9.965ns
|
||||
|
||||
Timing Detail:
|
||||
--------------
|
||||
All values displayed in nanoseconds (ns)
|
||||
|
||||
=========================================================================
|
||||
Timing constraint: Default path analysis
|
||||
Total number of paths / destination ports: 62 / 2
|
||||
-------------------------------------------------------------------------
|
||||
Delay: 9.965ns (Levels of Logic = 10)
|
||||
Source: N<3> (PAD)
|
||||
Destination: NaN (PAD)
|
||||
|
||||
Data Path: N<3> to NaN
|
||||
Gate Net
|
||||
Cell:in->out fanout Delay Delay Logical Name (Net Name)
|
||||
---------------------------------------- ------------
|
||||
IBUF:I->O 1 0.715 0.976 N_3_IBUF (N_3_IBUF)
|
||||
LUT3:I0->O 1 0.479 0.000 T_wg_lut<0> (T_wg_lut<0>)
|
||||
MUXCY:S->O 1 0.435 0.000 T_wg_cy<0> (T_wg_cy<0>)
|
||||
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<1> (T_wg_cy<1>)
|
||||
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<2> (T_wg_cy<2>)
|
||||
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<3> (T_wg_cy<3>)
|
||||
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<4> (T_wg_cy<4>)
|
||||
MUXCY:CI->O 2 0.265 0.804 T_wg_cy<5> (T)
|
||||
LUT3:I2->O 1 0.479 0.681 NaN1 (NaN_OBUF)
|
||||
OBUF:I->O 4.909 NaN_OBUF (NaN)
|
||||
----------------------------------------
|
||||
Total 9.965ns (7.503ns logic, 2.461ns route)
|
||||
(75.3% logic, 24.7% route)
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 3.00 secs
|
||||
Total CPU time to Xst completion: 3.06 secs
|
||||
|
||||
-->
|
||||
|
||||
|
||||
Total memory usage is 605836 kilobytes
|
||||
|
||||
Number of errors : 0 ( 0 filtered)
|
||||
Number of warnings : 1 ( 0 filtered)
|
||||
Number of infos : 0 ( 0 filtered)
|
||||
|
||||
@@ -1,63 +0,0 @@
|
||||
--------------------------------------------------------------------------------
|
||||
Release 14.7 Trace (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/trce -intstyle ise -v 3 -s 5 -n
|
||||
3 -fastpaths -xml TypeCheck.twx TypeCheck.ncd -o TypeCheck.twr TypeCheck.pcf
|
||||
|
||||
Design file: TypeCheck.ncd
|
||||
Physical constraint file: TypeCheck.pcf
|
||||
Device,package,speed: xc3s50,pq208,-5 (PRODUCTION 1.39 2013-10-13)
|
||||
Report level: verbose report
|
||||
|
||||
Environment Variable Effect
|
||||
-------------------- ------
|
||||
NONE No environment variables were set
|
||||
--------------------------------------------------------------------------------
|
||||
|
||||
INFO:Timing:2698 - No timing constraints found, doing default enumeration.
|
||||
INFO:Timing:3412 - To improve timing, see the Timing Closure User Guide (UG612).
|
||||
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
|
||||
option. All paths that are not constrained will be reported in the
|
||||
unconstrained paths section(s) of the report.
|
||||
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
|
||||
a 50 Ohm transmission line loading model. For the details of this model,
|
||||
and for more information on accounting for different loading conditions,
|
||||
please see the device datasheet.
|
||||
INFO:Timing:3390 - This architecture does not support a default System Jitter
|
||||
value, please add SYSTEM_JITTER constraint to the UCF to modify the Clock
|
||||
Uncertainty calculation.
|
||||
INFO:Timing:3389 - This architecture does not support 'Discrete Jitter' and
|
||||
'Phase Error' calculations, these terms will be zero in the Clock
|
||||
Uncertainty calculation. Please make appropriate modification to
|
||||
SYSTEM_JITTER to account for the unsupported Discrete Jitter and Phase
|
||||
Error.
|
||||
|
||||
|
||||
|
||||
Data Sheet report:
|
||||
-----------------
|
||||
All values displayed in nanoseconds (ns)
|
||||
|
||||
Pad to Pad
|
||||
---------------+---------------+---------+
|
||||
Source Pad |Destination Pad| Delay |
|
||||
---------------+---------------+---------+
|
||||
N<0> |INF | 7.509|
|
||||
N<0> |NaN | 7.466|
|
||||
N<23> |INF | 7.017|
|
||||
N<23> |NaN | 7.274|
|
||||
---------------+---------------+---------+
|
||||
|
||||
|
||||
Analysis completed Sat Aug 17 16:41:03 2019
|
||||
--------------------------------------------------------------------------------
|
||||
|
||||
Trace Settings:
|
||||
-------------------------
|
||||
Trace Settings
|
||||
|
||||
Peak Memory Usage: 309 MB
|
||||
|
||||
|
||||
|
||||
338
TypeCheck.twx
338
TypeCheck.twx
@@ -1,338 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!DOCTYPE twReport [
|
||||
<!ELEMENT twReport (twHead?, (twWarn | twDebug | twInfo)*, twBody, twSum?,
|
||||
twDebug*, twFoot?, twClientInfo?)>
|
||||
<!ATTLIST twReport version CDATA "10,4">
|
||||
<!ELEMENT twHead (twExecVer?, twCopyright, twCmdLine?, twDesign?, twPCF?, twDevInfo, twRptInfo, twEnvVar*)>
|
||||
<!ELEMENT twExecVer (#PCDATA)>
|
||||
<!ELEMENT twCopyright (#PCDATA)>
|
||||
<!ELEMENT twCmdLine (#PCDATA)>
|
||||
<!ELEMENT twDesign (#PCDATA)>
|
||||
<!ELEMENT twPCF (#PCDATA)>
|
||||
<!ELEMENT twDevInfo (twDevName, twSpeedGrade, twSpeedVer?)>
|
||||
<!ELEMENT twDevName (#PCDATA)>
|
||||
<!ATTLIST twDevInfo arch CDATA #IMPLIED pkg CDATA #IMPLIED>
|
||||
<!ELEMENT twSpeedGrade (#PCDATA)>
|
||||
<!ELEMENT twSpeedVer (#PCDATA)>
|
||||
<!ELEMENT twRptInfo (twItemLimit?, (twUnconst, twUnconstLimit?)?)>
|
||||
<!ATTLIST twRptInfo twRptLvl (twErr | twVerbose | twTerseErr | twSum | twTimeGrp) #REQUIRED>
|
||||
<!ATTLIST twRptInfo twAdvRpt (TRUE | FALSE) "FALSE">
|
||||
<!ATTLIST twRptInfo twTimeUnits (twPsec | twNsec | twUsec | twMsec | twSec) "twNsec">
|
||||
<!ATTLIST twRptInfo twFreqUnits (twGHz | twMHz | twHz) "twMHz">
|
||||
<!ATTLIST twRptInfo twReportMinPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twItemLimit (#PCDATA)>
|
||||
<!ELEMENT twUnconst EMPTY>
|
||||
<!ELEMENT twUnconstLimit (#PCDATA)>
|
||||
<!ELEMENT twEnvVar EMPTY>
|
||||
<!ATTLIST twEnvVar name CDATA #REQUIRED>
|
||||
<!ATTLIST twEnvVar description CDATA #REQUIRED>
|
||||
<!ELEMENT twWarn (#PCDATA)>
|
||||
<!ELEMENT twInfo (#PCDATA)>
|
||||
<!ELEMENT twDebug (#PCDATA)>
|
||||
<!ELEMENT twBody (twDerating?, (twSumRpt | twVerboseRpt | twErrRpt | twTerseErrRpt | twTimeGrpRpt), twNonDedClks?)>
|
||||
<!ATTLIST twBody twFastPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twDerating (twProc?, twTemp?, twVolt?)>
|
||||
<!ELEMENT twProc (#PCDATA)>
|
||||
<!ELEMENT twTemp (#PCDATA)>
|
||||
<!ELEMENT twVolt (#PCDATA)>
|
||||
<!ELEMENT twSumRpt (twConstRollupTable*, twConstList?, twConstSummaryTable?, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?)>
|
||||
<!ELEMENT twErrRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twTerseErrRpt (twConstList, twUnmetConstCnt?, twDataSheet?)>
|
||||
<!ELEMENT twVerboseRpt (twCycles?, (twConst | twTIG | twConstRollupTable)*, twUnmetConstCnt?, (twWarn | twInfo | twDebug)*, twDataSheet?, twTimeGrp*)>
|
||||
<!ELEMENT twCycles (twSigConn+)>
|
||||
<!ATTLIST twCycles twNum CDATA #REQUIRED>
|
||||
<!ELEMENT twSigConn (twSig, twDriver, twLoad)>
|
||||
<!ELEMENT twSig (#PCDATA)>
|
||||
<!ELEMENT twDriver (#PCDATA)>
|
||||
<!ELEMENT twLoad (#PCDATA)>
|
||||
<!ELEMENT twConst (twConstHead, ((twPathRpt?,twRacePathRpt?, twPathRptBanner?)* | (twPathRpt*, twRacePathRpt?) | twNetRpt* | twClkSkewLimit*))>
|
||||
<!ATTLIST twConst twConstType (NET |
|
||||
NETDELAY |
|
||||
NETSKEW |
|
||||
PATH |
|
||||
DEFPERIOD |
|
||||
UNCONSTPATH |
|
||||
DEFPATH |
|
||||
PATH2SETUP |
|
||||
UNCONSTPATH2SETUP |
|
||||
PATHCLASS |
|
||||
PATHDELAY |
|
||||
PERIOD |
|
||||
FREQUENCY |
|
||||
PATHBLOCK |
|
||||
OFFSET |
|
||||
OFFSETIN |
|
||||
OFFSETINCLOCK |
|
||||
UNCONSTOFFSETINCLOCK |
|
||||
OFFSETINDELAY |
|
||||
OFFSETINMOD |
|
||||
OFFSETOUT |
|
||||
OFFSETOUTCLOCK |
|
||||
UNCONSTOFFSETOUTCLOCK |
|
||||
OFFSETOUTDELAY |
|
||||
OFFSETOUTMOD| CLOCK_SKEW_LIMITS) #IMPLIED>
|
||||
<!ELEMENT twConstHead (twConstName, twItemCnt, twErrCntSetup, twErrCntEndPt?, twErrCntHold,
|
||||
twEndPtCnt?,
|
||||
twPathErrCnt?, (twMinPer| twMaxDel| twMaxFreq| twMaxNetDel| twMaxNetSkew| twMinOff| twMaxOff)*)>
|
||||
<!ELEMENT twConstName (#PCDATA)>
|
||||
<!ATTLIST twConstName UCFConstName CDATA #IMPLIED>
|
||||
<!ATTLIST twConstHead uID CDATA #IMPLIED>
|
||||
<!ELEMENT twItemCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCnt (#PCDATA)>
|
||||
<!ELEMENT twErrCntEndPt (#PCDATA)>
|
||||
<!ELEMENT twErrCntSetup (#PCDATA)>
|
||||
<!ELEMENT twErrCntHold (#PCDATA)>
|
||||
<!ATTLIST twErrCntHold twRaceChecked (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twEndPtCnt (#PCDATA)>
|
||||
<!ELEMENT twPathErrCnt (#PCDATA)>
|
||||
<!ELEMENT twMinPer (#PCDATA) >
|
||||
<!ELEMENT twFootnote EMPTY>
|
||||
<!ATTLIST twFootnote number CDATA #REQUIRED>
|
||||
<!ELEMENT twMaxDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFreq (#PCDATA)>
|
||||
<!ELEMENT twMinOff (#PCDATA)>
|
||||
<!ELEMENT twMaxOff (#PCDATA)>
|
||||
<!ELEMENT twTIG (twTIGHead, (twPathRpt*,twRacePathRpt?))>
|
||||
<!ELEMENT twTIGHead (twTIGName, twInstantiated, twBlocked)>
|
||||
<!ELEMENT twTIGName (#PCDATA)>
|
||||
<!ELEMENT twInstantiated (#PCDATA)>
|
||||
<!ELEMENT twBlocked (#PCDATA)>
|
||||
<!ELEMENT twRacePathRpt (twRacePath+)>
|
||||
<!ELEMENT twPathRpt (twUnconstPath | twConstPath | twUnconstOffIn | twConstOffIn | twUnconstOffOut | twConstOffOut | twModOffOut)>
|
||||
<!ELEMENT twUnconstPath (twTotDel, twSrc, twDest, (twDel, twSUTime)?, twTotPathDel?, twClkSkew?, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twUnconstPath twDataPathType CDATA #IMPLIED
|
||||
twSimpleMinPath CDATA #IMPLIED>
|
||||
<!ELEMENT twTotDel (#PCDATA)>
|
||||
<!ELEMENT twSrc (#PCDATA)>
|
||||
<!ATTLIST twSrc BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDest (#PCDATA)>
|
||||
<!ATTLIST twDest BELType CDATA #IMPLIED>
|
||||
<!ELEMENT twDel (#PCDATA)>
|
||||
<!ELEMENT twSUTime (#PCDATA)>
|
||||
<!ELEMENT twTotPathDel (#PCDATA)>
|
||||
<!ELEMENT twClkSkew (#PCDATA)>
|
||||
<!ATTLIST twClkSkew dest CDATA #IMPLIED src CDATA #IMPLIED>
|
||||
<!ELEMENT twConstPath (twSlack, twSrc, twDest, twTotPathDel?, twClkSkew?, twDelConst, tw2Phase?, twClkUncert?, twDetPath?)>
|
||||
<!ATTLIST twConstPath twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstPath constType (period | fromto | unknown) "unknown">
|
||||
<!ELEMENT twSlack (#PCDATA)>
|
||||
<!ELEMENT twDelConst (#PCDATA)>
|
||||
<!ELEMENT tw2Phase EMPTY>
|
||||
<!ELEMENT twClkUncert (#PCDATA)>
|
||||
<!ATTLIST twClkUncert fSysJit CDATA #IMPLIED fInputJit CDATA #IMPLIED
|
||||
fDCMJit CDATA #IMPLIED
|
||||
fPhaseErr CDATA #IMPLIED
|
||||
sEqu CDATA #IMPLIED>
|
||||
<!ELEMENT twRacePath (twSlack, twSrc, twDest, twClkSkew, twDelConst?, twClkUncert?, twDetPath)>
|
||||
<!ELEMENT twPathRptBanner (#PCDATA)>
|
||||
<!ATTLIST twPathRptBanner sType CDATA #IMPLIED iPaths CDATA #IMPLIED iCriticalPaths CDATA #IMPLIED>
|
||||
<!ELEMENT twUnconstOffIn (twOff, twSrc, twDest, twGuaranteed?, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twUnconstOffIn twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twOff (#PCDATA)>
|
||||
<!ELEMENT twGuaranteed EMPTY>
|
||||
<!ELEMENT twConstOffIn (twSlack, twSrc, twDest, ((twClkDel, twClkSrc, twClkDest) | twGuarInSetup), twOff, twOffSrc, twOffDest, twClkUncert?, (twDataPath, twClkPath)?)>
|
||||
<!ATTLIST twConstOffIn twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ATTLIST twConstOffIn twDurationNotSpecified CDATA #IMPLIED>
|
||||
<!ELEMENT twClkDel (#PCDATA)>
|
||||
<!ELEMENT twClkSrc (#PCDATA)>
|
||||
<!ELEMENT twClkDest (#PCDATA)>
|
||||
<!ELEMENT twGuarInSetup (#PCDATA)>
|
||||
<!ELEMENT twOffSrc (#PCDATA)>
|
||||
<!ELEMENT twOffDest (#PCDATA)>
|
||||
<!ELEMENT twUnconstOffOut (twOff, twSrc, twDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twUnconstOffOut twDataPathType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstOffOut (twSlack, twSrc, twDest, twClkDel, twClkSrc, twClkDest, twDataDel, twDataSrc, twDataDest, twOff, twOffSrc, twOffDest, twClkUncert?, (twClkPath, twDataPath)?)>
|
||||
<!ATTLIST twConstOffOut twDataPathType CDATA "twDataPathMaxDelay">
|
||||
<!ELEMENT twDataDel (#PCDATA)>
|
||||
<!ELEMENT twDataSrc (#PCDATA)>
|
||||
<!ELEMENT twDataDest (#PCDATA)>
|
||||
<!ELEMENT twModOffOut (twSlack, twDest, twDataDel, twDataSrc, twDataDest, twClkUncert?, twDataPath?)>
|
||||
<!ELEMENT twDetPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDetPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twDataPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twDataPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twClkPath (twSrc, twDest, twLogLvls, twSrcSite, twSrcClk?, twPathDel*, (twLogDel, twRouteDel, twTotDel)?, twDestClk?, (twPctLog, twPctRoute)?)>
|
||||
<!ATTLIST twClkPath maxSiteLen CDATA #IMPLIED>
|
||||
<!ELEMENT twLogLvls (#PCDATA)>
|
||||
<!ELEMENT twSrcSite (#PCDATA)>
|
||||
<!ELEMENT twSrcClk (#PCDATA)>
|
||||
<!ATTLIST twSrcClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twSrcClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twSrcClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPathDel (twSite, twDelType, twFanCnt?, twDelInfo?, twComp, twNet?, twBEL*)>
|
||||
<!ATTLIST twPathDel twHoldTime (TRUE | FALSE) "FALSE">
|
||||
<!ELEMENT twDelInfo (#PCDATA)>
|
||||
<!ATTLIST twDelInfo twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ATTLIST twDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twSite (#PCDATA)>
|
||||
<!ELEMENT twDelType (#PCDATA)>
|
||||
<!ELEMENT twFanCnt (#PCDATA)>
|
||||
<!ELEMENT twComp (#PCDATA)>
|
||||
<!ELEMENT twNet (#PCDATA)>
|
||||
<!ELEMENT twBEL (#PCDATA)>
|
||||
<!ELEMENT twLogDel (#PCDATA)>
|
||||
<!ELEMENT twRouteDel (#PCDATA)>
|
||||
<!ELEMENT twDestClk (#PCDATA)>
|
||||
<!ATTLIST twDestClk twEdge (twRising | twFalling) "twRising">
|
||||
<!ATTLIST twDestClk twArriveTime CDATA #IMPLIED>
|
||||
<!ATTLIST twDestClk twClkRes CDATA #IMPLIED>
|
||||
<!ELEMENT twPctLog (#PCDATA)>
|
||||
<!ELEMENT twPctRoute (#PCDATA)>
|
||||
<!ELEMENT twNetRpt (twDelNet | twSlackNet | twSkewNet)>
|
||||
<!ELEMENT twDelNet (twDel, twNet, twDetNet?)>
|
||||
<!ELEMENT twSlackNet (twSlack, twNet, twDel, twNotMet?, twTimeConst, twAbsSlack, twDetNet?)>
|
||||
<!ELEMENT twTimeConst (#PCDATA)>
|
||||
<!ELEMENT twAbsSlack (#PCDATA)>
|
||||
<!ELEMENT twSkewNet (twSlack, twNet, twSkew, twNotMet?, twTimeConst, twAbsSlack, twDetSkewNet?)>
|
||||
<!ELEMENT twSkew (#PCDATA)>
|
||||
<!ELEMENT twDetNet (twNetDel*)>
|
||||
<!ELEMENT twNetDel (twSrc, twDest, twNetDelInfo)>
|
||||
<!ELEMENT twNetDelInfo (#PCDATA)>
|
||||
<!ATTLIST twNetDelInfo twAcc (twRouted | twEst | twApprox) "twRouted">
|
||||
<!ELEMENT twDetSkewNet (twNetSkew*)>
|
||||
<!ELEMENT twNetSkew (twSrc, twDest, twNetDelInfo, twSkew)>
|
||||
<!ELEMENT twClkSkewLimit EMPTY>
|
||||
<!ATTLIST twClkSkewLimit slack CDATA #IMPLIED skew CDATA #IMPLIED arrv1name CDATA #IMPLIED arrv1 CDATA #IMPLIED
|
||||
arrv2name CDATA #IMPLIED arrv2 CDATA #IMPLIED uncert CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollupTable (twConstRollup*)>
|
||||
<!ATTLIST twConstRollupTable uID CDATA #IMPLIED>
|
||||
<!ELEMENT twConstRollup EMPTY>
|
||||
<!ATTLIST twConstRollup name CDATA #IMPLIED fullName CDATA #IMPLIED type CDATA #IMPLIED requirement CDATA #IMPLIED prefType CDATA #IMPLIED actual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstRollup actualRollup CDATA #IMPLIED errors CDATA #IMPLIED errorRollup CDATA #IMPLIED items CDATA #IMPLIED itemsRollup CDATA #IMPLIED>
|
||||
<!ELEMENT twConstList (twConstListItem)*>
|
||||
<!ELEMENT twConstListItem (twConstName, twNotMet?, twReqVal?, twActVal?, twLogLvls?)>
|
||||
<!ATTLIST twConstListItem twUnits (twTime | twFreq) "twTime">
|
||||
<!ELEMENT twNotMet EMPTY>
|
||||
<!ELEMENT twReqVal (#PCDATA)>
|
||||
<!ELEMENT twActVal (#PCDATA)>
|
||||
<!ELEMENT twConstSummaryTable (twConstStats|twConstSummary)*>
|
||||
<!ATTLIST twConstSummaryTable twEmptyConstraints CDATA #IMPLIED>
|
||||
<!ELEMENT twConstStats (twConstName)>
|
||||
<!ATTLIST twConstStats twUnits (twTime | twFreq) "twTime">
|
||||
<!ATTLIST twConstStats twRequired CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twActual CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twLogLvls CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twErrors CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twPCFIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twAbsSlackIndex CDATA #IMPLIED>
|
||||
<!ATTLIST twConstStats twTCType CDATA #IMPLIED>
|
||||
<!ELEMENT twConstSummary (twConstName, twConstData?, twConstData*)>
|
||||
<!ATTLIST twConstSummary PCFIndex CDATA #IMPLIED slackIndex CDATA #IMPLIED>
|
||||
<!ELEMENT twConstData EMPTY>
|
||||
<!ATTLIST twConstData type CDATA #IMPLIED units (MHz | ns) "ns" slack CDATA #IMPLIED
|
||||
best CDATA #IMPLIED requested CDATA #IMPLIED
|
||||
errors CDATA #IMPLIED
|
||||
score CDATA #IMPLIED>
|
||||
<!ELEMENT twTimeGrpRpt (twTimeGrp)*>
|
||||
<!ELEMENT twTimeGrp (twTimeGrpName, twCompList?, twBELList?, twMacList?, twBlockList?, twSigList?, twPinList?)>
|
||||
<!ELEMENT twTimeGrpName (#PCDATA)>
|
||||
<!ELEMENT twCompList (twCompName+)>
|
||||
<!ELEMENT twCompName (#PCDATA)>
|
||||
<!ELEMENT twSigList (twSigName+)>
|
||||
<!ELEMENT twSigName (#PCDATA)>
|
||||
<!ELEMENT twBELList (twBELName+)>
|
||||
<!ELEMENT twBELName (#PCDATA)>
|
||||
<!ELEMENT twBlockList (twBlockName+)>
|
||||
<!ELEMENT twBlockName (#PCDATA)>
|
||||
<!ELEMENT twMacList (twMacName+)>
|
||||
<!ELEMENT twMacName (#PCDATA)>
|
||||
<!ELEMENT twPinList (twPinName+)>
|
||||
<!ELEMENT twPinName (#PCDATA)>
|
||||
<!ELEMENT twUnmetConstCnt (#PCDATA)>
|
||||
<!ELEMENT twDataSheet (twSUH2ClkList*, (twClk2PadList|twClk2OutList)*, twClk2SUList*, twPad2PadList?, twOffsetTables?)>
|
||||
<!ATTLIST twDataSheet twNameLen CDATA #REQUIRED>
|
||||
<!ELEMENT twSUH2ClkList (twDest, twSUH2Clk+)>
|
||||
<!ATTLIST twSUH2ClkList twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twSUH2ClkList twPhaseWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twSUH2Clk (twSrc, twSUHTime, twSUHTime?)>
|
||||
<!ELEMENT twSUHTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHTime twInternalClk CDATA #IMPLIED>
|
||||
<!ATTLIST twSUHTime twClkPhase CDATA #IMPLIED>
|
||||
<!ELEMENT twSU2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twSU2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twH2ClkTime (#PCDATA)>
|
||||
<!ATTLIST twH2ClkTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2PadList (twSrc, twClk2Pad+)>
|
||||
<!ELEMENT twClk2Pad (twDest, twTime)>
|
||||
<!ELEMENT twTime (#PCDATA)>
|
||||
<!ATTLIST twTime twEdge (twRising | twFalling | twIndet) #REQUIRED>
|
||||
<!ELEMENT twClk2OutList (twSrc, twClk2Out+)>
|
||||
<!ATTLIST twClk2OutList twDestWidth CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2OutList twPhaseWidth CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2Out EMPTY>
|
||||
<!ATTLIST twClk2Out twOutPad CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMinEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxTime CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twMaxEdge CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twInternalClk CDATA #REQUIRED>
|
||||
<!ATTLIST twClk2Out twClkPhase CDATA #REQUIRED>
|
||||
<!ELEMENT twClk2SUList (twDest, twClk2SU+)>
|
||||
<!ATTLIST twClk2SUList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twClk2SU (twSrc, twRiseRise?, twFallRise?, twRiseFall?, twFallFall?)>
|
||||
<!ELEMENT twRiseRise (#PCDATA)>
|
||||
<!ELEMENT twFallRise (#PCDATA)>
|
||||
<!ELEMENT twRiseFall (#PCDATA)>
|
||||
<!ELEMENT twFallFall (#PCDATA)>
|
||||
<!ELEMENT twPad2PadList (twPad2Pad+)>
|
||||
<!ATTLIST twPad2PadList twSrcWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twPad2PadList twDestWidth CDATA #IMPLIED>
|
||||
<!ELEMENT twPad2Pad (twSrc, twDest, twDel)>
|
||||
<!ELEMENT twOffsetTables (twOffsetInTable*,twOffsetOutTable*)>
|
||||
<!ELEMENT twOffsetInTable (twConstName, twOffInTblRow*)>
|
||||
<!ATTLIST twOffsetInTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstWindow CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetup CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHold CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstSetupSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetInTable twWorstHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffsetOutTable (twConstName, twOffOutTblRow*)>
|
||||
<!ATTLIST twOffsetOutTable twDestWidth CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMinSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twMaxSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffsetOutTable twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twOffInTblRow (twSrc, twSUHSlackTime*)>
|
||||
<!ELEMENT twSUHSlackTime (twSU2ClkTime?,twH2ClkTime?)>
|
||||
<!ATTLIST twSUHSlackTime twSetupSlack CDATA #IMPLIED twHoldSlack CDATA #IMPLIED>
|
||||
<!ELEMENT twOffOutTblRow EMPTY>
|
||||
<!ATTLIST twOffOutTblRow twOutPad CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twSlack CDATA #IMPLIED>
|
||||
<!ATTLIST twOffOutTblRow twRelSkew CDATA #IMPLIED>
|
||||
<!ELEMENT twNonDedClks ((twWarn | twInfo), twNonDedClk+)>
|
||||
<!ELEMENT twNonDedClk (#PCDATA)>
|
||||
<!ELEMENT twSum ( twErrCnt, twScore, twConstCov, twStats)>
|
||||
<!ELEMENT twScore (#PCDATA)>
|
||||
<!ELEMENT twConstCov (twPathCnt, twNetCnt, twConnCnt, twPct?)>
|
||||
<!ELEMENT twPathCnt (#PCDATA)>
|
||||
<!ELEMENT twNetCnt (#PCDATA)>
|
||||
<!ELEMENT twConnCnt (#PCDATA)>
|
||||
<!ELEMENT twPct (#PCDATA)>
|
||||
<!ELEMENT twStats ( twMinPer?, twFootnote?, twMaxFreq?, twMaxCombDel?, twMaxFromToDel?, twMaxNetDel?, twMaxNetSkew?, twMaxInAfterClk?, twMinInBeforeClk?, twMaxOutBeforeClk?, twMinOutAfterClk?, (twInfo | twWarn)*)>
|
||||
<!ELEMENT twMaxCombDel (#PCDATA)>
|
||||
<!ELEMENT twMaxFromToDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetDel (#PCDATA)>
|
||||
<!ELEMENT twMaxNetSkew (#PCDATA)>
|
||||
<!ELEMENT twMaxInAfterClk (#PCDATA)>
|
||||
<!ELEMENT twMinInBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMaxOutBeforeClk (#PCDATA)>
|
||||
<!ELEMENT twMinOutAfterClk (#PCDATA)>
|
||||
<!ELEMENT twFoot (twFootnoteExplanation*, twTimestamp)>
|
||||
<!ELEMENT twTimestamp (#PCDATA)>
|
||||
<!ELEMENT twFootnoteExplanation EMPTY>
|
||||
<!ATTLIST twFootnoteExplanation number CDATA #REQUIRED>
|
||||
<!ATTLIST twFootnoteExplanation text CDATA #REQUIRED>
|
||||
<!ELEMENT twClientInfo (twClientName, twAttrList?)>
|
||||
<!ELEMENT twClientName (#PCDATA)>
|
||||
<!ELEMENT twAttrList (twAttrListItem)*>
|
||||
<!ELEMENT twAttrListItem (twName, twValue*)>
|
||||
<!ELEMENT twName (#PCDATA)>
|
||||
<!ELEMENT twValue (#PCDATA)>
|
||||
]>
|
||||
<twReport><twHead anchorID="1"><twExecVer>Release 14.7 Trace (lin64)</twExecVer><twCopyright>Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.</twCopyright><twCmdLine>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/trce -intstyle ise -v 3 -s 5 -n
|
||||
3 -fastpaths -xml TypeCheck.twx TypeCheck.ncd -o TypeCheck.twr TypeCheck.pcf
|
||||
|
||||
</twCmdLine><twDesign>TypeCheck.ncd</twDesign><twDesignPath>TypeCheck.ncd</twDesignPath><twPCF>TypeCheck.pcf</twPCF><twPcfPath>TypeCheck.pcf</twPcfPath><twDevInfo arch="spartan3" pkg="pq208"><twDevName>xc3s50</twDevName><twSpeedGrade>-5</twSpeedGrade><twSpeedVer>PRODUCTION 1.39 2013-10-13</twSpeedVer></twDevInfo><twRptInfo twRptLvl="twVerbose" twReportMinPaths="true" dlyHyperLnks="t" ><twEndptLimit>3</twEndptLimit></twRptInfo><twEnvVar name="NONE" description="No environment variables were set" /></twHead><twInfo anchorID="2">INFO:Timing:2698 - No timing constraints found, doing default enumeration.</twInfo><twInfo anchorID="3">INFO:Timing:3412 - To improve timing, see the Timing Closure User Guide (UG612).</twInfo><twInfo anchorID="4">INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths option. All paths that are not constrained will be reported in the unconstrained paths section(s) of the report.</twInfo><twInfo anchorID="5">INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on a 50 Ohm transmission line loading model. For the details of this model, and for more information on accounting for different loading conditions, please see the device datasheet.</twInfo><twInfo anchorID="6">INFO:Timing:3390 - This architecture does not support a default System Jitter value, please add SYSTEM_JITTER constraint to the UCF to modify the Clock Uncertainty calculation.</twInfo><twInfo anchorID="7">INFO:Timing:3389 - This architecture does not support 'Discrete Jitter' and 'Phase Error' calculations, these terms will be zero in the Clock Uncertainty calculation. Please make appropriate modification to SYSTEM_JITTER to account for the unsupported Discrete Jitter and Phase Error.</twInfo><twBody><twVerboseRpt><twDataSheet anchorID="8" twNameLen="15"><twPad2PadList anchorID="9" twSrcWidth="5" twDestWidth="3"><twPad2Pad><twSrc>N<0></twSrc><twDest>INF</twDest><twDel>7.509</twDel></twPad2Pad><twPad2Pad><twSrc>N<0></twSrc><twDest>NaN</twDest><twDel>7.466</twDel></twPad2Pad><twPad2Pad><twSrc>N<23></twSrc><twDest>INF</twDest><twDel>7.017</twDel></twPad2Pad><twPad2Pad><twSrc>N<23></twSrc><twDest>NaN</twDest><twDel>7.274</twDel></twPad2Pad></twPad2PadList><twOffsetTables></twOffsetTables></twDataSheet></twVerboseRpt></twBody><twFoot><twTimestamp>Sat Aug 17 16:41:03 2019 </twTimestamp></twFoot><twClientInfo anchorID="10"><twClientName>Trace</twClientName><twAttrList><twAttrListItem><twName>Trace Settings</twName><twValue>
|
||||
|
||||
Peak Memory Usage: 309 MB
|
||||
</twValue></twAttrListItem></twAttrList></twClientInfo></twReport>
|
||||
@@ -1,9 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 17 16:41:02 2019
|
||||
|
||||
All signals are completely routed.
|
||||
|
||||
|
||||
|
||||
@@ -1,3 +0,0 @@
|
||||
PROGRAM=PAR
|
||||
STATE=ROUTED
|
||||
TIMESPECS_MET=OFF
|
||||
@@ -1,56 +0,0 @@
|
||||
set -tmpdir "xst/projnav.tmp"
|
||||
set -xsthdpdir "xst"
|
||||
run
|
||||
-ifn TypeCheck.prj
|
||||
-ifmt mixed
|
||||
-ofn TypeCheck
|
||||
-ofmt NGC
|
||||
-p xc3s50-5-pq208
|
||||
-top TypeCheck
|
||||
-opt_mode Speed
|
||||
-opt_level 1
|
||||
-iuc NO
|
||||
-keep_hierarchy No
|
||||
-netlist_hierarchy As_Optimized
|
||||
-rtlview Yes
|
||||
-glob_opt AllClockNets
|
||||
-read_cores YES
|
||||
-write_timing_constraints NO
|
||||
-cross_clock_analysis NO
|
||||
-hierarchy_separator /
|
||||
-bus_delimiter <>
|
||||
-case Maintain
|
||||
-slice_utilization_ratio 100
|
||||
-bram_utilization_ratio 100
|
||||
-verilog2001 YES
|
||||
-fsm_extract YES -fsm_encoding Auto
|
||||
-safe_implementation No
|
||||
-fsm_style LUT
|
||||
-ram_extract Yes
|
||||
-ram_style Auto
|
||||
-rom_extract Yes
|
||||
-mux_style Auto
|
||||
-decoder_extract YES
|
||||
-priority_extract Yes
|
||||
-shreg_extract YES
|
||||
-shift_extract YES
|
||||
-xor_collapse YES
|
||||
-rom_style Auto
|
||||
-auto_bram_packing NO
|
||||
-mux_extract Yes
|
||||
-resource_sharing YES
|
||||
-async_to_sync NO
|
||||
-mult_style Auto
|
||||
-iobuf YES
|
||||
-max_fanout 500
|
||||
-bufg 8
|
||||
-register_duplication YES
|
||||
-register_balancing No
|
||||
-slice_packing YES
|
||||
-optimize_primitives NO
|
||||
-use_clock_enable Yes
|
||||
-use_sync_set Yes
|
||||
-use_sync_reset Yes
|
||||
-iob Auto
|
||||
-equivalent_register_removal YES
|
||||
-slice_utilization_ratio_maxmargin 5
|
||||
@@ -1,509 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx System Settings Report</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<center><big><big><b>System Settings</b></big></big></center><br>
|
||||
<A NAME="Environment Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Environment Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Environment Variable</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>LD_LIBRARY_PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/smartmodel/lin64/installed_lin64/lib:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/lib:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>LMC_HOME</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/smartmodel/lin64/installed_lin64</td>
|
||||
<td><font color=gray>< not set ></font></td>
|
||||
<td><font color=gray>< not set ></font></td>
|
||||
<td><font color=gray>< not set ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/bin:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/ise/bin</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE/</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE/</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE/</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_DSP</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/ISE</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/EDK</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/EDK</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/EDK</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_PLANAHEAD</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/PlanAhead</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/PlanAhead</font></td>
|
||||
<td><font color=gray>/opt/Xilinx/14.7/ISE_DS/PlanAhead</font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Synthesis Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Synthesis Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ifn</td>
|
||||
<td> </td>
|
||||
<td>TypeCheck.prj</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofn</td>
|
||||
<td> </td>
|
||||
<td>TypeCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofmt</td>
|
||||
<td> </td>
|
||||
<td>NGC</td>
|
||||
<td>NGC</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-p</td>
|
||||
<td> </td>
|
||||
<td>xa6slx4-3-csg225</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-top</td>
|
||||
<td> </td>
|
||||
<td>TypeCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_mode</td>
|
||||
<td>Optimization Goal</td>
|
||||
<td>Speed</td>
|
||||
<td>Speed</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_level</td>
|
||||
<td>Optimization Effort</td>
|
||||
<td>1</td>
|
||||
<td>1</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-power</td>
|
||||
<td>Power Reduction</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iuc</td>
|
||||
<td>Use synthesis Constraints File</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-keep_hierarchy</td>
|
||||
<td>Keep Hierarchy</td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-netlist_hierarchy</td>
|
||||
<td>Netlist Hierarchy</td>
|
||||
<td>As_Optimized</td>
|
||||
<td>As_Optimized</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rtlview</td>
|
||||
<td>Generate RTL Schematic</td>
|
||||
<td>Yes</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-glob_opt</td>
|
||||
<td>Global Optimization Goal</td>
|
||||
<td>AllClockNets</td>
|
||||
<td>AllClockNets</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-read_cores</td>
|
||||
<td>Read Cores</td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-write_timing_constraints</td>
|
||||
<td>Write Timing Constraints</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-cross_clock_analysis</td>
|
||||
<td>Cross Clock Analysis</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bus_delimiter</td>
|
||||
<td>Bus Delimiter</td>
|
||||
<td><></td>
|
||||
<td><></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio</td>
|
||||
<td>Slice Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bram_utilization_ratio</td>
|
||||
<td>BRAM Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-dsp_utilization_ratio</td>
|
||||
<td>DSP Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-reduce_control_sets</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_encoding</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-safe_implementation</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_style</td>
|
||||
<td> </td>
|
||||
<td>LUT</td>
|
||||
<td>LUT</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-shreg_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-auto_bram_packing</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-resource_sharing</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-async_to_sync</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_dsp48</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iobuf</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-max_fanout</td>
|
||||
<td> </td>
|
||||
<td>100000</td>
|
||||
<td>100000</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bufg</td>
|
||||
<td> </td>
|
||||
<td>32</td>
|
||||
<td>16</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_duplication</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_balancing</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-optimize_primitives</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_clock_enable</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_set</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_reset</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iob</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-equivalent_register_removal</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio_maxmargin</td>
|
||||
<td> </td>
|
||||
<td>5</td>
|
||||
<td>0</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Translation Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Translation Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-intstyle</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>ise</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-dd</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>_ngo</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-p</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>xc3s50-pq208-5</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Map Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Map Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-ir</font></td>
|
||||
<td><font color=gray>Use RLOC Constraints</font></td>
|
||||
<td><font color=gray>OFF</font></td>
|
||||
<td><font color=gray>OFF</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-cm</font></td>
|
||||
<td><font color=gray>Optimization Strategy (Cover Mode)</font></td>
|
||||
<td><font color=gray>area</font></td>
|
||||
<td><font color=gray>area</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-intstyle</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>ise</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-o</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>TypeCheck_map.ncd</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-pr</font></td>
|
||||
<td><font color=gray>Pack I/O Registers/Latches into IOBs</font></td>
|
||||
<td><font color=gray>off</font></td>
|
||||
<td><font color=gray>off</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-p</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>xc3s50-pq208-5</font></td>
|
||||
<td><font color=gray>None</font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Place and Route Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Place and Route Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-t</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>1</font></td>
|
||||
<td><font color=gray>1</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-intstyle</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>ise</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-ol</font></td>
|
||||
<td><font color=gray>Place & Route Effort Level (Overall)</font></td>
|
||||
<td><font color=gray>high</font></td>
|
||||
<td><font color=gray>std</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td><font color=gray>-w</font></td>
|
||||
<td><font color=gray> </font></td>
|
||||
<td><font color=gray>true</font></td>
|
||||
<td><font color=gray>false</font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Operating System Information"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Operating System Information </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Operating System Information</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>CPU Architecture/Speed</td>
|
||||
<td>Intel(R) Core(TM) i7-5500U CPU @ 2.40GHz/2394.454 MHz</td>
|
||||
<td><font color=gray>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</font></td>
|
||||
<td><font color=gray>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</font></td>
|
||||
<td><font color=gray>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>Host</td>
|
||||
<td>localhost.localdomain</td>
|
||||
<td><font color=gray>Xilinx</font></td>
|
||||
<td><font color=gray>Xilinx</font></td>
|
||||
<td><font color=gray>Xilinx</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Name</td>
|
||||
<td>OracleServer</td>
|
||||
<td><font color=gray>CentOS</font></td>
|
||||
<td><font color=gray>CentOS</font></td>
|
||||
<td><font color=gray>CentOS</font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Release</td>
|
||||
<td>Oracle Linux Server release 6.4</td>
|
||||
<td><font color=gray>CentOS release 6.10 (Final)</font></td>
|
||||
<td><font color=gray>CentOS release 6.10 (Final)</font></td>
|
||||
<td><font color=gray>CentOS release 6.10 (Final)</font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
</BODY> </HTML>
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6
|
||||
###3168:XlxV32DM 18c0 c48eNqNV2t32joW/St84MPM3JXEkizZsm67QsChXgVDwUnT+6Fexo+WmQby6H10Eea3zzmSbWxDbidZSDpbR0dbW9IR9JNiRyzVX+R/rJ/X243XI+d2r0/VGYdPyuBzL9XZevP9+fuPb7lDDu3e+jnvnT30/krZM7fOHh6p5Z7xHgzoJU950jtbP/W2RQEuZZ32iGX1zra96MdDPvyap/+J75OH802aHZDzzZem9ZAWPeCwfoJi+w2Khyeg9d3O1NmfvQ6T7bfe1/WXr72z7z3y91Ok3SmEupgPRoSWNStru6x5pi6Wk2Dox3eEfGIkrU0JFlOwLKbYOcGCgpqMekE4v4m88FdGPOstVQMCH+y6ugkmozgaLMY+FMN3LiDLOAivZ6m6yr8996xzBvRnuba8YHYFnVc318XBnt1EAKQHAChmxtKsJvF12xzDvMPBKL4N/I/xrb9YBrNQquFsOg2iyB85arjwB9DI1HB7/1BTkMbEKdKyaQISNaLqGlZ0TYkaUzWG5pi6ahw/JCA4qVvQHVAVhAw+1zYW0AdlPIMFSAWBL/TiEt0063J0G5Yk1GQ2GPmwG2o6mMfD6WgShH48m0dAf5locDob3Uz8TLejYOovo8F0vtJmuU4YnDzYKvzVesuhJGVFTEVNxUxlm4qbSpjKMZVrKvkWY5nR1MSipWViUROLmljUxKImFjWxqIlFTSwzjFlvHVWeFm0T3cl0aeuS61Lo0tGlq0uJI/3o42zx3lVhbMWBFjeMKdNNpsIktLEA8aHU4lM1A11B8UTNz6lFGLHw1M8Hw/f+iCl9CaBcdGUnXM1Hy/hqMhu+j8fhKL4KwlEQjok8jccL/xoj1X3zyWDoT/0wKhrgzXIw9luhb4fDk6EbuA7dHYNTT8cLstL4aBZGsTnc8U14s/RH8TwIl2Zq0CxegAIQKq2B6NPcT4w1HsXByLjOR9PqPMFR10gQxoPlMhiHMRy2kgaC/l3kh3BqdSRiAut71xTl1h9q9uTQjdMtP4XD5pDmYqshvNFtGMWYRkqNW/gC7hVSggQTjO5WVTscTH1iq/n7eOTrBYTjabyc3SyGfoEomPVVcpW58RdwoKqWXYPjGsRNqpr00LRXqspIF4ODMb4YkKZBm4ZNVJSrqN5V1LHQdklXC2t3EThD/gI2x8C3mJzxMMO5KtrYIspawBSSY8Nezn1IOQZCwYLpHKgFkYkStQ5CVCmuCUyCq6WrojoHli2Qo35rYMM779KXe6LuSKbuArhld2d3oyvIvqS3jG5MY7AcBoFQd9kqDjKgdZfdx9Pk39un2/wJn+sKWm8OkPrkqHhjwR8pGwT0wifZUel99m29yW2FLyVT8G4yBW8zUw/JE1f6CXfVMxjfkw3kA/O000K9jBbBLdyjaHE1u/MIvG+zypjcDqezJeXwOPgfoZh9fHmBY/py7PHykqqXl9GbfwzIvwb0ny9Zbf0XzbrzF7QYWC/7y8sHmarLy7+k8K494ZHdkhKPJZ6wPcJsIgTxKKOrZLeRK4+ojUw9ofoy8aRU+yW1TvjCaWPcS7hnNeGcK3T/f2HxGpwBU8BeZ6r67spzU9Unjgc7smGuxzPuElJI1Wca6zMJw1TfyTzpqD8iwU1IL3k9qKSwLeqD48LM+w8OSrXvOwzcYKYC+/puoYO7uZe4UGVeglJZKJuTVyQS9cNJPJa7UEtdT5jwxK6fEI+rPsxCgJ+XwHdG20sguPASoOpiuX/nOOo3yTy6o+Aovf07UaiJcDymxwNNWB+FXYI59yutFDhChN2jyNSjkOqdyNVvBBdBbG+/5QW4vJNE/e5wj1pKbWkXWXMbkL6TepzBQlaexmgbI4hZbYwCZhdtjCGWtzEbsayNccTSNiYQW7UxB7GkjbmqRd+W7W6JmNvGEsScNrZCjLexFLGOHBlirI3liHUkKhAjHdk0wY5uBMVkHeEIqsk6yhGUk3WkI6gn62hHUFDeEY+goryjHkFJeUczSLcAdkQjqCTvqEZQSi46IGrJO1oSFJN3BdFqdoejnKxLvmht80r3U/zf9d0Ebi3cnAQ2Z0tRH/WLwKBqxTPtBpLvsJ/BZXEopjQYA9zXFCVWW4EbCldIRyUHd1u7wz0TcGgSMyqtgu+ftTvbvYFZaK7egCmE+gyf/bOZWHcJpj7TTO33K33Zjkiv1FrQJmn82tokzTQL17DIDYvVEXcd/Ii7NKPkEXftDtxhMiD4Bsyau5lfd8GyPguK3PW1O+KeHgmenxKcvya4jnpEevWa4NodBc+14GAeBM9LwfOG4Pyk4HlXcHFScOcngvOTgqevCc5LwYURnDcEF6Xgoim43gUBtIThbmvukELW1FwY23Mxn1C8klDJCsSEQJPKgkSyla4mLjNzvDABsZq3U2jetuGdGt6ZWhNehcBkQvQqtpSbtcu8FcMlOgY1MVYmRt6M4VYxtCVUHareOAgJGeozTfBwrg4YB0wiltYYBUzCBj+7sjyplhnroJ97wHBs60RbZqyLAouTAhc/1Zf9RF9xUl/W0uan+han9CUmRnZCX+d1fctMBCFrfaV9wCp9Ja+xI33FCX1FQ9/6ADf0NQee7j7zojrtZdYBDL4DlymnvNSA2Ul1o8vMChhbVWn1sBCw4Xbry5I09hbDUYVJC6evjxVERG9WeldMufEWpbdelG1SnjDe0sQqZxKVGqWTY+CykiYS5pyNq7+G7UzK/t2BXgWgU4PyALo1KA6grEHnAJq8Z86AAW8c4EJ3zGbJyiqyAv6I61j6dwr5ezu3ihTtXAp5yqbS+OeWsE/ZjlXkTRsXvaoJ8gZBCgQpSwoL/uGPu4LrCVe5NIREccpmpX9qGRsnSOsJ2LEC1YDMFTkOkEQTfNUWlrGrFXftRJZ2ucKuXS2oqUBWE7SPFagkqxQoSsmzcsKuXW2paxnCOAEeaL4zefYwgQMTOCzJsoLjAFiL09yzxG2voLKrFXT7i05/ZXfjVQvqxnPKBXbn6/J7bb5qfNcfBShqAaxjAeA51gNIRwDZWUDeWUDeEUB2CHXHy874yu7O341X+VcL7Pq/xr/it8e/y8vhDn6MuwkTae7YYF/t6E6k5osI/OLL1X4n3KYJPvPdB7ielvoAfkQ9EguNR0K0JfHJe5T4gwVc/wfWHr9z
|
||||
@@ -1,61 +0,0 @@
|
||||
Release 14.7 Map P.20131013 (lin64)
|
||||
Xilinx Map Application Log File for Design 'TypeCheck'
|
||||
|
||||
Design Information
|
||||
------------------
|
||||
Command Line : map -intstyle ise -p xc3s50-pq208-5 -cm area -ir off -pr off -c
|
||||
100 -o TypeCheck_map.ncd TypeCheck.ngd TypeCheck.pcf
|
||||
Target Device : xc3s50
|
||||
Target Package : pq208
|
||||
Target Speed : -5
|
||||
Mapper Version : spartan3 -- $Revision: 1.55 $
|
||||
Mapped Date : Sat Aug 17 16:40:57 2019
|
||||
|
||||
Mapping design into LUTs...
|
||||
Running directed packing...
|
||||
Running delay-based LUT packing...
|
||||
Running related packing...
|
||||
Updating timing models...
|
||||
|
||||
Design Summary
|
||||
--------------
|
||||
|
||||
Design Summary:
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
Logic Utilization:
|
||||
Number of 4 input LUTs: 4 out of 1,536 1%
|
||||
Logic Distribution:
|
||||
Number of occupied Slices: 2 out of 768 1%
|
||||
Number of Slices containing only related logic: 2 out of 2 100%
|
||||
Number of Slices containing unrelated logic: 0 out of 2 0%
|
||||
*See NOTES below for an explanation of the effects of unrelated logic.
|
||||
Total Number of 4 input LUTs: 4 out of 1,536 1%
|
||||
Number of bonded IOBs: 4 out of 124 3%
|
||||
|
||||
Average Fanout of Non-Clock Nets: 1.67
|
||||
|
||||
Peak Memory Usage: 615 MB
|
||||
Total REAL time to MAP completion: 1 secs
|
||||
Total CPU time to MAP completion: 1 secs
|
||||
|
||||
NOTES:
|
||||
|
||||
Related logic is defined as being logic that shares connectivity - e.g. two
|
||||
LUTs are "related" if they share common inputs. When assembling slices,
|
||||
Map gives priority to combine logic that is related. Doing so results in
|
||||
the best timing performance.
|
||||
|
||||
Unrelated logic shares no connectivity. Map will only begin packing
|
||||
unrelated logic into a slice once 99% of the slices are occupied through
|
||||
related logic packing.
|
||||
|
||||
Note that once logic distribution reaches the 99% level through related
|
||||
logic packing, this does not mean the device is completely utilized.
|
||||
Unrelated logic packing will then begin, continuing until all usable LUTs
|
||||
and FFs are occupied. Depending on your timing budget, increased levels of
|
||||
unrelated logic packing may adversely affect the overall timing performance
|
||||
of your design.
|
||||
|
||||
Mapping completed.
|
||||
See MAP report file "TypeCheck_map.mrp" for details.
|
||||
@@ -1,147 +0,0 @@
|
||||
Release 14.7 Map P.20131013 (lin64)
|
||||
Xilinx Mapping Report File for Design 'TypeCheck'
|
||||
|
||||
Design Information
|
||||
------------------
|
||||
Command Line : map -intstyle ise -p xc3s50-pq208-5 -cm area -ir off -pr off -c
|
||||
100 -o TypeCheck_map.ncd TypeCheck.ngd TypeCheck.pcf
|
||||
Target Device : xc3s50
|
||||
Target Package : pq208
|
||||
Target Speed : -5
|
||||
Mapper Version : spartan3 -- $Revision: 1.55 $
|
||||
Mapped Date : Sat Aug 17 16:40:57 2019
|
||||
|
||||
Design Summary
|
||||
--------------
|
||||
Number of errors: 0
|
||||
Number of warnings: 0
|
||||
Logic Utilization:
|
||||
Number of 4 input LUTs: 4 out of 1,536 1%
|
||||
Logic Distribution:
|
||||
Number of occupied Slices: 2 out of 768 1%
|
||||
Number of Slices containing only related logic: 2 out of 2 100%
|
||||
Number of Slices containing unrelated logic: 0 out of 2 0%
|
||||
*See NOTES below for an explanation of the effects of unrelated logic.
|
||||
Total Number of 4 input LUTs: 4 out of 1,536 1%
|
||||
Number of bonded IOBs: 4 out of 124 3%
|
||||
|
||||
Average Fanout of Non-Clock Nets: 1.67
|
||||
|
||||
Peak Memory Usage: 615 MB
|
||||
Total REAL time to MAP completion: 1 secs
|
||||
Total CPU time to MAP completion: 1 secs
|
||||
|
||||
NOTES:
|
||||
|
||||
Related logic is defined as being logic that shares connectivity - e.g. two
|
||||
LUTs are "related" if they share common inputs. When assembling slices,
|
||||
Map gives priority to combine logic that is related. Doing so results in
|
||||
the best timing performance.
|
||||
|
||||
Unrelated logic shares no connectivity. Map will only begin packing
|
||||
unrelated logic into a slice once 99% of the slices are occupied through
|
||||
related logic packing.
|
||||
|
||||
Note that once logic distribution reaches the 99% level through related
|
||||
logic packing, this does not mean the device is completely utilized.
|
||||
Unrelated logic packing will then begin, continuing until all usable LUTs
|
||||
and FFs are occupied. Depending on your timing budget, increased levels of
|
||||
unrelated logic packing may adversely affect the overall timing performance
|
||||
of your design.
|
||||
|
||||
Table of Contents
|
||||
-----------------
|
||||
Section 1 - Errors
|
||||
Section 2 - Warnings
|
||||
Section 3 - Informational
|
||||
Section 4 - Removed Logic Summary
|
||||
Section 5 - Removed Logic
|
||||
Section 6 - IOB Properties
|
||||
Section 7 - RPMs
|
||||
Section 8 - Guide Report
|
||||
Section 9 - Area Group and Partition Summary
|
||||
Section 10 - Timing Report
|
||||
Section 11 - Configuration String Information
|
||||
Section 12 - Control Set Information
|
||||
Section 13 - Utilization by Hierarchy
|
||||
|
||||
Section 1 - Errors
|
||||
------------------
|
||||
|
||||
Section 2 - Warnings
|
||||
--------------------
|
||||
|
||||
Section 3 - Informational
|
||||
-------------------------
|
||||
INFO:LIT:243 - Logical network N<31> has no load.
|
||||
INFO:LIT:395 - The above info message is repeated 29 more times for the
|
||||
following (max. 5 shown):
|
||||
N<30>,
|
||||
N<29>,
|
||||
N<28>,
|
||||
N<27>,
|
||||
N<26>
|
||||
To see the details of these info messages, please use the -detail switch.
|
||||
INFO:MapLib:562 - No environment variables are currently set.
|
||||
INFO:LIT:244 - All of the single ended outputs in this design are using slew
|
||||
rate limited output drivers. The delay on speed critical single ended outputs
|
||||
can be dramatically reduced by designating them as fast outputs.
|
||||
|
||||
Section 4 - Removed Logic Summary
|
||||
---------------------------------
|
||||
|
||||
Section 5 - Removed Logic
|
||||
-------------------------
|
||||
|
||||
Section 6 - IOB Properties
|
||||
--------------------------
|
||||
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
|
||||
| | | | | Term | Strength | Rate | | | Delay |
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
| INF | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | |
|
||||
| N<0> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| N<23> | IOB | INPUT | LVCMOS25 | | | | | | |
|
||||
| NaN | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | |
|
||||
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|
||||
Section 7 - RPMs
|
||||
----------------
|
||||
|
||||
Section 8 - Guide Report
|
||||
------------------------
|
||||
Guide not run on this design.
|
||||
|
||||
Section 9 - Area Group and Partition Summary
|
||||
--------------------------------------------
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
Area Group Information
|
||||
----------------------
|
||||
|
||||
No area groups were found in this design.
|
||||
|
||||
----------------------
|
||||
|
||||
Section 10 - Timing Report
|
||||
--------------------------
|
||||
This design was not run using timing mode.
|
||||
|
||||
Section 11 - Configuration String Details
|
||||
-----------------------------------------
|
||||
Use the "-detail" map option to print out Configuration Strings
|
||||
|
||||
Section 12 - Control Set Information
|
||||
------------------------------------
|
||||
No control set information for this architecture.
|
||||
|
||||
Section 13 - Utilization by Hierarchy
|
||||
-------------------------------------
|
||||
Use the "-detail" map option to print out the Utilization by Hierarchy section.
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6
|
||||
###2572:XlxV32DM 12b7 9f4eNqlVl1z4jgW/Ss88LA7U8lYkiXbutNdAezQrgZDg5NOz0Nc/pxltwMk6ZmaLmB/+1xJxmAn6X3YpCzpHklHR8fSNX1P7ChccHxyhs+DBxer9bfnb9+/lg45tXur57J3se39lbNnbl1sH6nlXvAeTuilT2Xau1g99TZVhUPqOu8Ry+pdbHrx9205+leZ/yd5SLeX67w4IZfr38+jbV71UMPqCYstFkjAgF0SVVBiAaMyjOY3sYx+ZURa7ykMCD6qa3gTTvwkHizGARajDy4iyySMrmc5DMuvzz3rkvVIb1bqSIazIXYOb66rUzy7iRHIT8B84BcmWk7CUTBJrtvhGNcdDfzkNgw+J7fBYhnOIg9Gs+k0jOPAd2C0CAbYKGC0edg2EjwTqiXyumkICfgUrnFH15TAmMIYm2PqwjjZpugeaVrYHVIII4bPta0K7MMymeEGPEDiX/TmUt00+3J0G7eEbk4H82Q09SdhFCSzeYyyl6kGpzP/ZhIUuh2H02AZD6bzTIf1/nByurUh+tV6z7EkdUVMRU3FTGWbiptKmMoxlWsq773iMrOp4aJ1ZLio4aKGixouario4aKGixouM41Z7x2oT4mOie5kurR1yXUpdOno0tWlp2YG8efZ4qMLUWIloTY1SijTTQZRGtmqQNOx1KZTmKGv6HQK80tqEUbwETAfjD4GPgNlO4e5v0yGk9noYzKO/GQYRn4YjYn3Op4sgmukPPXNJ4NRMA2iuDoDb5aDcdCivh2NXqU+wzV1d45aejpe5BrG/Sfxl3mQmmjsJ6Fvlp370+NRqCnmYZQEd3EQ+YGvJxHDoW/F+YZug5FemZy6FfPySzQ6n3Iu9DiFn3WbxRN1yWt/WvgCT72ShNc/9O+yYzsaTANiw/xj4gfLcBzh0tNkObtZjIJKoRg2B94Fcx9/uW5aYwJxCXHjmNpnpeOaTm/c7iL4foIF3mID3yJVoo4EvrOqjS3iogVMMbWcxct5EPg1pDYUTueoK4wNS3z2Tsxa2hEtYBIOly7ETQapW9SDJu3iC+mk6N8fCNyRAu5CTBF3F3f+EHMX6S3jG9MYLEdhKOCuyJKwQFl3xUMyTf+9ebotn55Xm/URWq1PEHxxIFlb+EfqBkG/1KfDgfyh+LpalwzwG8MAvx4c9PfFhedt+vQtXeNVMt8dWsHeX4S3mFfjxXB2Jwl+EmbHYHI7ms6WlGM+DT5jMfu83+PZ2b8csd/nsN/77/4xID8N6D/3RRP9V4VN588qYhjtD1dXW8+Bq6u/nEpeSyrJbkkcSSvJPUmYTYQgkjKapbu1a0sCa5dLAX2XSZfCYUnEK2MzKJDNkuRtNug7tnQ49AvplrCmheQFdwmpPOjTXGF9WuIs6ItSuhb8GfPUMMr0B5yZdOGTQHx3+CQcVfUFl8hCOPb0HVczO450K6yEdAusPGnBWlRHBSl8F5lkpYt1qusJzaTY9d1U2sgkHdQmXSRFDzLoI3OOMlV5+CBc+M3JJd0RV1bykGkfKJUCZT8KAo+8gA+Cwm8likvlYcNtHPDBSeEPgVZaABt80W1kZaNC2ReFtF0UmkuNOW2MKIy3Maowu40xhbE2ZiuMtjGuMNLGhMKsNuYgxqo25kJLPivb3Z7CijaWKixvY5nC0jaWK6xjR6Ewt42VCutYVClMdGzTAju+EWUm6xhHlJus4xxRdrKOdUT5yTreEWUo75hHtKMd94iy1O54hjkOwY5pRDlpd1wjyko764DKS7vjJVFm2l1DtJvd6drOrviq9Zoz3U/V/67vMCVuQ5Vd8DNXdJBxqgfgsF2fl5IqGlslEzXaghVVjsOGq1cJB8NHTsNTPRxvOa+kR8wseiQ/POvhbPcOV6E2vMOQZ3CPz+HZLKy7uAv3lMHhkOlr1pK74s65XOq05Xp6fdesz8365IVqTftCtWdmWS9U6+GoGhdDae8wbFSb9XUXbuieO0q1vmo/NJm9ZjJ/0+TqNbnZmyZXtcnMmFydmcxqk9mZyTq7/chkLl4z2fkfJmvaF6rzt0zWw5VqoU3G8KRa1KrFmcnaeQRU0ldUKayIumVYFaaqdEUtrcolphLm2KiKNdocS2uzjTZmtOFPAi1tpVk3xOjMXKc9leip1EylZqr96tTGfaTI0XxLnR/SQLhbvK0I0QbCjHDvCsScGkPdOBOv/+GZlA2kZubnh1GYmUS/XfF/+MT5az6x1mbf8sl9zSdipto/9unogNv45BQNdPTJKRvohU+ou+sTQkefmvPETz6Z80d399w+Hr764iNG+fHW17cLMVYdr1ad1hRmHXPaaRMY4zXTZ9c6f0dI54DKG2r55mggoxqt0ol1rtTWozHUo/WebJ11cEO6qgyX0IP0LrUX9aDCwHVVGSY07LB2zQE0WfMPgSkDEKQN6J1A1oDiBNoN6JxAky/N+25A0YD8BDoNyE6g24D2CVS/J/jO3LUGTBvQOoL4d3U12nkcM47nEl6mGA93dCfqTxU84k+7w47n5yGOme8+oRoLPuHy+BswU+3HXLeRLMUSfx8CDvwbx6kLKQ==
|
||||
File diff suppressed because one or more lines are too long
@@ -1,169 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="Map" timeStamp="Sat Aug 17 16:40:59 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="MAP_OPTION_SUMMARY">
|
||||
<item DEFAULT="OFF" label="-ir" stringID="MAP_IGNORERLOCS" value="OFF"/>
|
||||
<item DEFAULT="area" label="-cm" stringID="MAP_COVER_MODE" value="area"/>
|
||||
<item DEFAULT="None" label="-intstyle" stringID="MAP_INTSTYLE" value="ise"/>
|
||||
<item DEFAULT="None" label="-o" stringID="MAP_OUTFILE" value="TypeCheck_map.ncd"/>
|
||||
<item DEFAULT="off" label="-pr" stringID="MAP_PACK_INTERNAL" value="off"/>
|
||||
<item DEFAULT="None" label="-p" stringID="MAP_PARTNAME" value="xc3s50-pq208-5"/>
|
||||
</section>
|
||||
<task stringID="MAP_PACK_REPORT">
|
||||
<section stringID="MAP_DESIGN_INFORMATION">
|
||||
<item stringID="MAP_PART" value="3s50pq208-5"/>
|
||||
<item stringID="MAP_DEVICE" value="xc3s50"/>
|
||||
<item stringID="MAP_ARCHITECTURE" value="spartan3"/>
|
||||
<item stringID="MAP_PACKAGE" value="pq208"/>
|
||||
<item stringID="MAP_SPEED" value="-5"/>
|
||||
</section>
|
||||
<section stringID="MAP_DESIGN_SUMMARY">
|
||||
<item dataType="int" stringID="MAP_NUM_ERRORS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_FILTERED_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_NUM_WARNINGS" value="0"/>
|
||||
<item UNITS="KB" dataType="int" stringID="MAP_PEAK_MEMORY" value="629668"/>
|
||||
<item stringID="MAP_TOTAL_REAL_TIME" value="1 secs "/>
|
||||
<item stringID="MAP_TOTAL_CPU_TIME" value="1 secs "/>
|
||||
</section>
|
||||
<section stringID="MAP_SLICE_REPORTING">
|
||||
<item AVAILABLE="1536" dataType="int" label="Number of 4 input LUTs" stringID="MAP_NUM_4_INPUT_LUT" value="4"/>
|
||||
<item AVAILABLE="768" dataType="int" label="Number of occupied Slices" stringID="MAP_OCCUPIED_SLICES" value="2">
|
||||
<item dataType="int" label="Number of Slices containing unrelated logic" stringID="MAP_NUM_SLICE_UNRELATED" value="0"/>
|
||||
</item>
|
||||
</section>
|
||||
<section stringID="MAP_IOB_REPORTING">
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_IPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_OPAD" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_OPAD" value="0"/>
|
||||
<item AVAILABLE="124" dataType="int" stringID="MAP_AGG_BONDED_IO" value="4"/>
|
||||
<item AVAILABLE="44" dataType="int" stringID="MAP_AGG_UNBONDED_IO" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" label="IOB Flip Flops" stringID="MAP_NUM_IOB_FF" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_IOB_LATCH" value="0"/>
|
||||
<item AVAILABLE="56" dataType="int" stringID="MAP_NUM_DIFFM" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_DIFFM" value="0"/>
|
||||
<item AVAILABLE="56" dataType="int" stringID="MAP_NUM_DIFFS" value="0"/>
|
||||
<item AVAILABLE="0" dataType="int" stringID="MAP_NUM_BONDED_DIFFS" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_HARD_IP_REPORTING"/>
|
||||
<section stringID="MAP_MACRO_RPM_REPORTING">
|
||||
<item dataType="int" stringID="MAP_HARD_MACROS" value="0"/>
|
||||
<item dataType="int" stringID="MAP_RPMS" value="0"/>
|
||||
</section>
|
||||
<section stringID="MAP_IOB_PROPERTIES">
|
||||
<table stringID="MAP_IOB_TABLE">
|
||||
<column label="IOB
Name" sort="smart" stringID="IOB_NAME"/>
|
||||
<column stringID="Type"/>
|
||||
<column stringID="Direction"/>
|
||||
<column label="IO
Standard" sort="smart" stringID="IO_STANDARD"/>
|
||||
<column label="Diff
Term" stringID="DIFF_TERM"/>
|
||||
<column label="Drive
Strength" stringID="DRIVE_STRENGTH"/>
|
||||
<column label="Slew
Rate" stringID="SLEW_RATE"/>
|
||||
<column label="Reg
(s)" stringID="REGS"/>
|
||||
<column stringID="Resistor"/>
|
||||
<column label="IOB
Delay" stringID="IOB_DELAY"/>
|
||||
<row stringID="row" value="1">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="INF"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="OUTPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
<item label="Drive
Strength" stringID="DRIVE_STRENGTH" value="12"/>
|
||||
<item label="Slew
Rate" stringID="SLEW_RATE" value="SLOW"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="N<0>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="N<23>"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="INPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item label="IOB
Name" sort="smart" stringID="IOB_NAME" value="NaN"/>
|
||||
<item stringID="Type" value="IOB"/>
|
||||
<item stringID="Direction" value="OUTPUT"/>
|
||||
<item label="IO
Standard" sort="smart" stringID="IO_STANDARD" value="LVCMOS25"/>
|
||||
<item label="Drive
Strength" stringID="DRIVE_STRENGTH" value="12"/>
|
||||
<item label="Slew
Rate" stringID="SLEW_RATE" value="SLOW"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="MAP_RPM_MACROS">
|
||||
<section stringID="MAP_SHAPE_SECTION">
|
||||
<item dataType="int" stringID="MAP_NUM_SHAPE" value="0"/>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="MAP_GUIDE_REPORT"/>
|
||||
<section stringID="MAP_AREA_GROUPS_PARTITIONS"/>
|
||||
<section stringID="MAP_TIMING_REPORT"/>
|
||||
<section stringID="MAP_CONFIGURATION_STRING_DETAILS"/>
|
||||
<section stringID="MAP_GENERAL_CONFIG_DATA"/>
|
||||
<section stringID="MAP_CONTROL_SET_INFORMATION"/>
|
||||
</task>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,95 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="NgdBuild" timeStamp="Sat Aug 17 16:40:55 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<task stringID="NGDBUILD_OPTION_SUMMARY">
|
||||
<section stringID="NGDBUILD_OPTION_SUMMARY">
|
||||
<item DEFAULT="None" label="-intstyle" stringID="NGDBUILD_intstyle" value="ise"/>
|
||||
<item DEFAULT="None" label="-dd" stringID="NGDBUILD_output_dir" value="_ngo"/>
|
||||
<item DEFAULT="None" label="-p" stringID="NGDBUILD_partname" value="xc3s50-pq208-5"/>
|
||||
</section>
|
||||
</task>
|
||||
<task stringID="NGDBUILD_REPORT">
|
||||
<section stringID="NGDBUILD_DESIGN_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_ERRORS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_FILTERED_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_WARNINGS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_FILTERED_INFOS" value="0"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_INFOS" value="0"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_PRE_UNISIM_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_IBUF" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT2" value="4"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_OBUF" value="2"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_POST_UNISIM_SUMMARY">
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_IBUF" value="2"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_LUT2" value="4"/>
|
||||
<item dataType="int" stringID="NGDBUILD_NUM_OBUF" value="2"/>
|
||||
</section>
|
||||
<section stringID="NGDBUILD_CORE_GENERATION_SUMMARY">
|
||||
<section stringID="NGDBUILD_CORE_INSTANCES"/>
|
||||
</section>
|
||||
</task>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,239 +0,0 @@
|
||||
#Release 14.7 - par P.20131013 (lin64)
|
||||
#Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
#Sat Aug 17 16:41:02 2019
|
||||
|
||||
#
|
||||
## NOTE: This file is designed to be imported into a spreadsheet program
|
||||
# such as Microsoft Excel for viewing, printing and sorting. The |
|
||||
# character is used as the data field separator. This file is also designed
|
||||
# to support parsing.
|
||||
#
|
||||
#INPUT FILE: TypeCheck_map.ncd
|
||||
#OUTPUT FILE: TypeCheck_pad.csv
|
||||
#PART TYPE: xc3s50
|
||||
#SPEED GRADE: -5
|
||||
#PACKAGE: pq208
|
||||
#
|
||||
# Pinout by Pin Number:
|
||||
#
|
||||
# -----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,
|
||||
Pin Number,Signal Name,Pin Usage,Pin Name,Direction,IO Standard,IO Bank Number,Drive (mA),Slew Rate,Termination,IOB Delay,Voltage,Constraint,IO Register,Signal Integrity,
|
||||
P1,,,GND,,,,,,,,,,,,
|
||||
P2,,DIFFM,IO_L01P_7/VRN_7,UNUSED,,7,,,,,,,,,
|
||||
P3,,DIFFS,IO_L01N_7/VRP_7,UNUSED,,7,,,,,,,,,
|
||||
P4,,,NC,,,,,,,,,,,,
|
||||
P5,,,NC,,,,,,,,,,,,
|
||||
P6,,,VCCO_7,,,7,,,,,any******,,,,
|
||||
P7,,DIFFM,IO_L19P_7,UNUSED,,7,,,,,,,,,
|
||||
P8,,,GND,,,,,,,,,,,,
|
||||
P9,,DIFFS,IO_L19N_7/VREF_7,UNUSED,,7,,,,,,,,,
|
||||
P10,,DIFFM,IO_L20P_7,UNUSED,,7,,,,,,,,,
|
||||
P11,,DIFFS,IO_L20N_7,UNUSED,,7,,,,,,,,,
|
||||
P12,,DIFFM,IO_L21P_7,UNUSED,,7,,,,,,,,,
|
||||
P13,,DIFFS,IO_L21N_7,UNUSED,,7,,,,,,,,,
|
||||
P14,,,GND,,,,,,,,,,,,
|
||||
P15,,DIFFM,IO_L22P_7,UNUSED,,7,,,,,,,,,
|
||||
P16,,DIFFS,IO_L22N_7,UNUSED,,7,,,,,,,,,
|
||||
P17,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P18,,DIFFM,IO_L23P_7,UNUSED,,7,,,,,,,,,
|
||||
P19,,DIFFS,IO_L23N_7,UNUSED,,7,,,,,,,,,
|
||||
P20,,DIFFM,IO_L24P_7,UNUSED,,7,,,,,,,,,
|
||||
P21,,DIFFS,IO_L24N_7,UNUSED,,7,,,,,,,,,
|
||||
P22,,,NC,,,,,,,,,,,,
|
||||
P23,,,VCCO_7,,,7,,,,,any******,,,,
|
||||
P24,,,NC,,,,,,,,,,,,
|
||||
P25,,,GND,,,,,,,,,,,,
|
||||
P26,,DIFFM,IO_L40P_7,UNUSED,,7,,,,,,,,,
|
||||
P27,,DIFFS,IO_L40N_7/VREF_7,UNUSED,,7,,,,,,,,,
|
||||
P28,,DIFFM,IO_L40P_6/VREF_6,UNUSED,,6,,,,,,,,,
|
||||
P29,,DIFFS,IO_L40N_6,UNUSED,,6,,,,,,,,,
|
||||
P30,,,GND,,,,,,,,,,,,
|
||||
P31,,,NC,,,,,,,,,,,,
|
||||
P32,,,VCCO_6,,,6,,,,,any******,,,,
|
||||
P33,,,NC,,,,,,,,,,,,
|
||||
P34,,DIFFM,IO_L24P_6,UNUSED,,6,,,,,,,,,
|
||||
P35,,DIFFS,IO_L24N_6/VREF_6,UNUSED,,6,,,,,,,,,
|
||||
P36,,DIFFM,IO_L23P_6,UNUSED,,6,,,,,,,,,
|
||||
P37,,DIFFS,IO_L23N_6,UNUSED,,6,,,,,,,,,
|
||||
P38,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P39,,DIFFM,IO_L22P_6,UNUSED,,6,,,,,,,,,
|
||||
P40,,DIFFS,IO_L22N_6,UNUSED,,6,,,,,,,,,
|
||||
P41,,,GND,,,,,,,,,,,,
|
||||
P42,,DIFFM,IO_L21P_6,UNUSED,,6,,,,,,,,,
|
||||
P43,,DIFFS,IO_L21N_6,UNUSED,,6,,,,,,,,,
|
||||
P44,,DIFFM,IO_L20P_6,UNUSED,,6,,,,,,,,,
|
||||
P45,,DIFFS,IO_L20N_6,UNUSED,,6,,,,,,,,,
|
||||
P46,,DIFFM,IO_L19P_6,UNUSED,,6,,,,,,,,,
|
||||
P47,,,GND,,,,,,,,,,,,
|
||||
P48,,DIFFS,IO_L19N_6,UNUSED,,6,,,,,,,,,
|
||||
P49,,,VCCO_6,,,6,,,,,any******,,,,
|
||||
P50,,,NC,,,,,,,,,,,,
|
||||
P51,,DIFFM,IO_L01P_6/VRN_6,UNUSED,,6,,,,,,,,,
|
||||
P52,,DIFFS,IO_L01N_6/VRP_6,UNUSED,,6,,,,,,,,,
|
||||
P53,,,GND,,,,,,,,,,,,
|
||||
P54,,,M1,,,,,,,,,,,,
|
||||
P55,,,M0,,,,,,,,,,,,
|
||||
P56,,,M2,,,,,,,,,,,,
|
||||
P57,,DIFFM,IO_L01P_5/CS_B,UNUSED,,5,,,,,,,,,
|
||||
P58,,DIFFS,IO_L01N_5/RDWR_B,UNUSED,,5,,,,,,,,,
|
||||
P59,,,GND,,,,,,,,,,,,
|
||||
P60,,,VCCO_5,,,5,,,,,any******,,,,
|
||||
P61,,DIFFM,IO_L10P_5/VRN_5,UNUSED,,5,,,,,,,,,
|
||||
P62,,DIFFS,IO_L10N_5/VRP_5,UNUSED,,5,,,,,,,,,
|
||||
P63,,IOB,IO,UNUSED,,5,,,,,,,,,
|
||||
P64,,DIFFM,IO_L27P_5,UNUSED,,5,,,,,,,,,
|
||||
P65,,DIFFS,IO_L27N_5/VREF_5,UNUSED,,5,,,,,,,,,
|
||||
P66,,,GND,,,,,,,,,,,,
|
||||
P67,,DIFFM,IO_L28P_5/D7,UNUSED,,5,,,,,,,,,
|
||||
P68,,DIFFS,IO_L28N_5/D6,UNUSED,,5,,,,,,,,,
|
||||
P69,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P70,,,VCCINT,,,,,,,,1.2,,,,
|
||||
P71,,IOB,IO,UNUSED,,5,,,,,,,,,
|
||||
P72,,DIFFM,IO_L31P_5/D5,UNUSED,,5,,,,,,,,,
|
||||
P73,,,VCCO_5,,,5,,,,,any******,,,,
|
||||
P74,,DIFFS,IO_L31N_5/D4,UNUSED,,5,,,,,,,,,
|
||||
P75,,,GND,,,,,,,,,,,,
|
||||
P76,,DIFFM,IO_L32P_5/GCLK2,UNUSED,,5,,,,,,,,,
|
||||
P77,,DIFFS,IO_L32N_5/GCLK3,UNUSED,,5,,,,,,,,,
|
||||
P78,,IOB,IO/VREF_5,UNUSED,,5,,,,,,,,,
|
||||
P79,,DIFFM,IO_L32P_4/GCLK0,UNUSED,,4,,,,,,,,,
|
||||
P80,,DIFFS,IO_L32N_4/GCLK1,UNUSED,,4,,,,,,,,,
|
||||
P81,,DIFFM,IO_L31P_4/DOUT/BUSY,UNUSED,,4,,,,,,,,,
|
||||
P82,,,GND,,,,,,,,,,,,
|
||||
P83,,DIFFS,IO_L31N_4/INIT_B,UNUSED,,4,,,,,,,,,
|
||||
P84,,,VCCO_4,,,4,,,,,any******,,,,
|
||||
P85,,IOB,IO/VREF_4,UNUSED,,4,,,,,,,,,
|
||||
P86,,DIFFM,IO_L30P_4/D3,UNUSED,,4,,,,,,,,,
|
||||
P87,,DIFFS,IO_L30N_4/D2,UNUSED,,4,,,,,,,,,
|
||||
P88,,,VCCINT,,,,,,,,1.2,,,,
|
||||
P89,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P90,,DIFFM,IO_L27P_4/D1,UNUSED,,4,,,,,,,,,
|
||||
P91,,,GND,,,,,,,,,,,,
|
||||
P92,,DIFFS,IO_L27N_4/DIN/D0,UNUSED,,4,,,,,,,,,
|
||||
P93,,IOB,IO,UNUSED,,4,,,,,,,,,
|
||||
P94,,DIFFM,IO_L25P_4,UNUSED,,4,,,,,,,,,
|
||||
P95,,DIFFS,IO_L25N_4,UNUSED,,4,,,,,,,,,
|
||||
P96,,,NC,,,,,,,,,,,,
|
||||
P97,,,NC,,,,,,,,,,,,
|
||||
P98,,,VCCO_4,,,4,,,,,any******,,,,
|
||||
P99,,,GND,,,,,,,,,,,,
|
||||
P100,,DIFFM,IO_L01P_4/VRN_4,UNUSED,,4,,,,,,,,,
|
||||
P101,,DIFFS,IO_L01N_4/VRP_4,UNUSED,,4,,,,,,,,,
|
||||
P102,,IOB,IO/VREF_4,UNUSED,,4,,,,,,,,,
|
||||
P103,,,DONE,,,,,,,,,,,,
|
||||
P104,,,CCLK,,,,,,,,,,,,
|
||||
P105,,,GND,,,,,,,,,,,,
|
||||
P106,,DIFFM,IO_L01P_3/VRN_3,UNUSED,,3,,,,,,,,,
|
||||
P107,,DIFFS,IO_L01N_3/VRP_3,UNUSED,,3,,,,,,,,,
|
||||
P108,,,NC,,,,,,,,,,,,
|
||||
P109,,,NC,,,,,,,,,,,,
|
||||
P110,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
P111,,DIFFM,IO_L19P_3,UNUSED,,3,,,,,,,,,
|
||||
P112,,,GND,,,,,,,,,,,,
|
||||
P113,,DIFFS,IO_L19N_3,UNUSED,,3,,,,,,,,,
|
||||
P114,,DIFFM,IO_L20P_3,UNUSED,,3,,,,,,,,,
|
||||
P115,,DIFFS,IO_L20N_3,UNUSED,,3,,,,,,,,,
|
||||
P116,,DIFFM,IO_L21P_3,UNUSED,,3,,,,,,,,,
|
||||
P117,,DIFFS,IO_L21N_3,UNUSED,,3,,,,,,,,,
|
||||
P118,,,GND,,,,,,,,,,,,
|
||||
P119,,DIFFM,IO_L22P_3,UNUSED,,3,,,,,,,,,
|
||||
P120,,DIFFS,IO_L22N_3,UNUSED,,3,,,,,,,,,
|
||||
P121,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P122,,DIFFM,IO_L23P_3/VREF_3,UNUSED,,3,,,,,,,,,
|
||||
P123,,DIFFS,IO_L23N_3,UNUSED,,3,,,,,,,,,
|
||||
P124,,DIFFM,IO_L24P_3,UNUSED,,3,,,,,,,,,
|
||||
P125,,DIFFS,IO_L24N_3,UNUSED,,3,,,,,,,,,
|
||||
P126,,,NC,,,,,,,,,,,,
|
||||
P127,,,VCCO_3,,,3,,,,,any******,,,,
|
||||
P128,,,NC,,,,,,,,,,,,
|
||||
P129,,,GND,,,,,,,,,,,,
|
||||
P130,,DIFFM,IO_L40P_3,UNUSED,,3,,,,,,,,,
|
||||
P131,,DIFFS,IO_L40N_3/VREF_3,UNUSED,,3,,,,,,,,,
|
||||
P132,,DIFFM,IO_L40P_2/VREF_2,UNUSED,,2,,,,,,,,,
|
||||
P133,,DIFFS,IO_L40N_2,UNUSED,,2,,,,,,,,,
|
||||
P134,,,GND,,,,,,,,,,,,
|
||||
P135,,,NC,,,,,,,,,,,,
|
||||
P136,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
P137,,,NC,,,,,,,,,,,,
|
||||
P138,,DIFFM,IO_L24P_2,UNUSED,,2,,,,,,,,,
|
||||
P139,,DIFFS,IO_L24N_2,UNUSED,,2,,,,,,,,,
|
||||
P140,,DIFFM,IO_L23P_2,UNUSED,,2,,,,,,,,,
|
||||
P141,,DIFFS,IO_L23N_2/VREF_2,UNUSED,,2,,,,,,,,,
|
||||
P142,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P143,,DIFFM,IO_L22P_2,UNUSED,,2,,,,,,,,,
|
||||
P144,,DIFFS,IO_L22N_2,UNUSED,,2,,,,,,,,,
|
||||
P145,,,GND,,,,,,,,,,,,
|
||||
P146,,DIFFM,IO_L21P_2,UNUSED,,2,,,,,,,,,
|
||||
P147,,DIFFS,IO_L21N_2,UNUSED,,2,,,,,,,,,
|
||||
P148,,DIFFM,IO_L20P_2,UNUSED,,2,,,,,,,,,
|
||||
P149,,DIFFS,IO_L20N_2,UNUSED,,2,,,,,,,,,
|
||||
P150,,DIFFM,IO_L19P_2,UNUSED,,2,,,,,,,,,
|
||||
P151,,,GND,,,,,,,,,,,,
|
||||
P152,,DIFFS,IO_L19N_2,UNUSED,,2,,,,,,,,,
|
||||
P153,,,VCCO_2,,,2,,,,,any******,,,,
|
||||
P154,,,NC,,,,,,,,,,,,
|
||||
P155,,DIFFM,IO_L01P_2/VRN_2,UNUSED,,2,,,,,,,,,
|
||||
P156,,DIFFS,IO_L01N_2/VRP_2,UNUSED,,2,,,,,,,,,
|
||||
P157,,,GND,,,,,,,,,,,,
|
||||
P158,,,TDO,,,,,,,,,,,,
|
||||
P159,,,TCK,,,,,,,,,,,,
|
||||
P160,,,TMS,,,,,,,,,,,,
|
||||
P161,,DIFFM,IO_L01P_1/VRN_1,UNUSED,,1,,,,,,,,,
|
||||
P162,,DIFFS,IO_L01N_1/VRP_1,UNUSED,,1,,,,,,,,,
|
||||
P163,,,GND,,,,,,,,,,,,
|
||||
P164,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
P165,,DIFFM,IO_L10P_1,UNUSED,,1,,,,,,,,,
|
||||
P166,,DIFFS,IO_L10N_1/VREF_1,UNUSED,,1,,,,,,,,,
|
||||
P167,,IOB,IO,UNUSED,,1,,,,,,,,,
|
||||
P168,,DIFFM,IO_L27P_1,UNUSED,,1,,,,,,,,,
|
||||
P169,,DIFFS,IO_L27N_1,UNUSED,,1,,,,,,,,,
|
||||
P170,,,GND,,,,,,,,,,,,
|
||||
P171,,DIFFM,IO_L28P_1,UNUSED,,1,,,,,,,,,
|
||||
P172,,DIFFS,IO_L28N_1,UNUSED,,1,,,,,,,,,
|
||||
P173,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P174,,,VCCINT,,,,,,,,1.2,,,,
|
||||
P175,,IOB,IO,UNUSED,,1,,,,,,,,,
|
||||
P176,,DIFFM,IO_L31P_1,UNUSED,,1,,,,,,,,,
|
||||
P177,,,VCCO_1,,,1,,,,,any******,,,,
|
||||
P178,,DIFFS,IO_L31N_1/VREF_1,UNUSED,,1,,,,,,,,,
|
||||
P179,,,GND,,,,,,,,,,,,
|
||||
P180,,DIFFM,IO_L32P_1/GCLK4,UNUSED,,1,,,,,,,,,
|
||||
P181,,DIFFS,IO_L32N_1/GCLK5,UNUSED,,1,,,,,,,,,
|
||||
P182,,IOB,IO,UNUSED,,1,,,,,,,,,
|
||||
P183,NaN,IOB,IO_L32P_0/GCLK6,OUTPUT,LVCMOS25*,0,12,SLOW,NONE**,,,UNLOCATED,NO,NONE,
|
||||
P184,N<0>,IOB,IO_L32N_0/GCLK7,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
P185,N<23>,IOB,IO_L31P_0/VREF_0,INPUT,LVCMOS25*,0,,,,NONE,,UNLOCATED,NO,NONE,
|
||||
P186,,,GND,,,,,,,,,,,,
|
||||
P187,INF,IOB,IO_L31N_0,OUTPUT,LVCMOS25*,0,12,SLOW,NONE**,,,UNLOCATED,NO,NONE,
|
||||
P188,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
P189,,IOB,IO,UNUSED,,0,,,,,,,,,
|
||||
P190,,DIFFM,IO_L30P_0,UNUSED,,0,,,,,,,,,
|
||||
P191,,DIFFS,IO_L30N_0,UNUSED,,0,,,,,,,,,
|
||||
P192,,,VCCINT,,,,,,,,1.2,,,,
|
||||
P193,,,VCCAUX,,,,,,,,2.5,,,,
|
||||
P194,,DIFFM,IO_L27P_0,UNUSED,,0,,,,,,,,,
|
||||
P195,,,GND,,,,,,,,,,,,
|
||||
P196,,DIFFS,IO_L27N_0,UNUSED,,0,,,,,,,,,
|
||||
P197,,IOB,IO,UNUSED,,0,,,,,,,,,
|
||||
P198,,DIFFM,IO_L25P_0,UNUSED,,0,,,,,,,,,
|
||||
P199,,DIFFS,IO_L25N_0,UNUSED,,0,,,,,,,,,
|
||||
P200,,,NC,,,,,,,,,,,,
|
||||
P201,,,VCCO_0,,,0,,,,,2.50,,,,
|
||||
P202,,,GND,,,,,,,,,,,,
|
||||
P203,,DIFFM,IO_L01P_0/VRN_0,UNUSED,,0,,,,,,,,,
|
||||
P204,,DIFFS,IO_L01N_0/VRP_0,UNUSED,,0,,,,,,,,,
|
||||
P205,,IOB,IO/VREF_0,UNUSED,,0,,,,,,,,,
|
||||
P206,,,HSWAP_EN,,,,,,,,,,,,
|
||||
P207,,,PROG_B,,,,,,,,,,,,
|
||||
P208,,,TDI,,,,,,,,,,,,
|
||||
|
||||
# -----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,-----,
|
||||
#
|
||||
#* Default value.
|
||||
#** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
#****** Special VCCO requirements may apply. Please consult the device
|
||||
# family datasheet for specific guideline on VCCO requirements.
|
||||
#
|
||||
#
|
||||
#
|
||||
|
@@ -1,238 +0,0 @@
|
||||
Release 14.7 - par P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
|
||||
Sat Aug 17 16:41:02 2019
|
||||
|
||||
|
||||
INFO: The IO information is provided in three file formats as part of the Place and Route (PAR) process. These formats are:
|
||||
1. The <design name>_pad.txt file (this file) designed to provide information on IO usage in a human readable ASCII text format viewable through common text editors.
|
||||
2. The <design namd>_pad.csv file for use with spreadsheet programs such as MS Excel. This file can also be read by PACE to communicate post PAR IO information.
|
||||
3. The <design name>.pad file designed for parsing by customers. It uses the "|" as a data field separator.
|
||||
|
||||
INPUT FILE: TypeCheck_map.ncd
|
||||
OUTPUT FILE: TypeCheck_pad.txt
|
||||
PART TYPE: xc3s50
|
||||
SPEED GRADE: -5
|
||||
PACKAGE: pq208
|
||||
|
||||
Pinout by Pin Number:
|
||||
|
||||
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|Pin Number|Signal Name|Pin Usage|Pin Name |Direction|IO Standard|IO Bank Number|Drive (mA)|Slew Rate|Termination|IOB Delay|Voltage |Constraint|IO Register|Signal Integrity|
|
||||
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|P1 | | |GND | | | | | | | | | | | |
|
||||
|P2 | |DIFFM |IO_L01P_7/VRN_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P3 | |DIFFS |IO_L01N_7/VRP_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P4 | | |NC | | | | | | | | | | | |
|
||||
|P5 | | |NC | | | | | | | | | | | |
|
||||
|P6 | | |VCCO_7 | | |7 | | | | |any******| | | |
|
||||
|P7 | |DIFFM |IO_L19P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P8 | | |GND | | | | | | | | | | | |
|
||||
|P9 | |DIFFS |IO_L19N_7/VREF_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P10 | |DIFFM |IO_L20P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P11 | |DIFFS |IO_L20N_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P12 | |DIFFM |IO_L21P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P13 | |DIFFS |IO_L21N_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P14 | | |GND | | | | | | | | | | | |
|
||||
|P15 | |DIFFM |IO_L22P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P16 | |DIFFS |IO_L22N_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P17 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P18 | |DIFFM |IO_L23P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P19 | |DIFFS |IO_L23N_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P20 | |DIFFM |IO_L24P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P21 | |DIFFS |IO_L24N_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P22 | | |NC | | | | | | | | | | | |
|
||||
|P23 | | |VCCO_7 | | |7 | | | | |any******| | | |
|
||||
|P24 | | |NC | | | | | | | | | | | |
|
||||
|P25 | | |GND | | | | | | | | | | | |
|
||||
|P26 | |DIFFM |IO_L40P_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P27 | |DIFFS |IO_L40N_7/VREF_7 |UNUSED | |7 | | | | | | | | |
|
||||
|P28 | |DIFFM |IO_L40P_6/VREF_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P29 | |DIFFS |IO_L40N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P30 | | |GND | | | | | | | | | | | |
|
||||
|P31 | | |NC | | | | | | | | | | | |
|
||||
|P32 | | |VCCO_6 | | |6 | | | | |any******| | | |
|
||||
|P33 | | |NC | | | | | | | | | | | |
|
||||
|P34 | |DIFFM |IO_L24P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P35 | |DIFFS |IO_L24N_6/VREF_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P36 | |DIFFM |IO_L23P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P37 | |DIFFS |IO_L23N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P38 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P39 | |DIFFM |IO_L22P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P40 | |DIFFS |IO_L22N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P41 | | |GND | | | | | | | | | | | |
|
||||
|P42 | |DIFFM |IO_L21P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P43 | |DIFFS |IO_L21N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P44 | |DIFFM |IO_L20P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P45 | |DIFFS |IO_L20N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P46 | |DIFFM |IO_L19P_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P47 | | |GND | | | | | | | | | | | |
|
||||
|P48 | |DIFFS |IO_L19N_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P49 | | |VCCO_6 | | |6 | | | | |any******| | | |
|
||||
|P50 | | |NC | | | | | | | | | | | |
|
||||
|P51 | |DIFFM |IO_L01P_6/VRN_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P52 | |DIFFS |IO_L01N_6/VRP_6 |UNUSED | |6 | | | | | | | | |
|
||||
|P53 | | |GND | | | | | | | | | | | |
|
||||
|P54 | | |M1 | | | | | | | | | | | |
|
||||
|P55 | | |M0 | | | | | | | | | | | |
|
||||
|P56 | | |M2 | | | | | | | | | | | |
|
||||
|P57 | |DIFFM |IO_L01P_5/CS_B |UNUSED | |5 | | | | | | | | |
|
||||
|P58 | |DIFFS |IO_L01N_5/RDWR_B |UNUSED | |5 | | | | | | | | |
|
||||
|P59 | | |GND | | | | | | | | | | | |
|
||||
|P60 | | |VCCO_5 | | |5 | | | | |any******| | | |
|
||||
|P61 | |DIFFM |IO_L10P_5/VRN_5 |UNUSED | |5 | | | | | | | | |
|
||||
|P62 | |DIFFS |IO_L10N_5/VRP_5 |UNUSED | |5 | | | | | | | | |
|
||||
|P63 | |IOB |IO |UNUSED | |5 | | | | | | | | |
|
||||
|P64 | |DIFFM |IO_L27P_5 |UNUSED | |5 | | | | | | | | |
|
||||
|P65 | |DIFFS |IO_L27N_5/VREF_5 |UNUSED | |5 | | | | | | | | |
|
||||
|P66 | | |GND | | | | | | | | | | | |
|
||||
|P67 | |DIFFM |IO_L28P_5/D7 |UNUSED | |5 | | | | | | | | |
|
||||
|P68 | |DIFFS |IO_L28N_5/D6 |UNUSED | |5 | | | | | | | | |
|
||||
|P69 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P70 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|P71 | |IOB |IO |UNUSED | |5 | | | | | | | | |
|
||||
|P72 | |DIFFM |IO_L31P_5/D5 |UNUSED | |5 | | | | | | | | |
|
||||
|P73 | | |VCCO_5 | | |5 | | | | |any******| | | |
|
||||
|P74 | |DIFFS |IO_L31N_5/D4 |UNUSED | |5 | | | | | | | | |
|
||||
|P75 | | |GND | | | | | | | | | | | |
|
||||
|P76 | |DIFFM |IO_L32P_5/GCLK2 |UNUSED | |5 | | | | | | | | |
|
||||
|P77 | |DIFFS |IO_L32N_5/GCLK3 |UNUSED | |5 | | | | | | | | |
|
||||
|P78 | |IOB |IO/VREF_5 |UNUSED | |5 | | | | | | | | |
|
||||
|P79 | |DIFFM |IO_L32P_4/GCLK0 |UNUSED | |4 | | | | | | | | |
|
||||
|P80 | |DIFFS |IO_L32N_4/GCLK1 |UNUSED | |4 | | | | | | | | |
|
||||
|P81 | |DIFFM |IO_L31P_4/DOUT/BUSY|UNUSED | |4 | | | | | | | | |
|
||||
|P82 | | |GND | | | | | | | | | | | |
|
||||
|P83 | |DIFFS |IO_L31N_4/INIT_B |UNUSED | |4 | | | | | | | | |
|
||||
|P84 | | |VCCO_4 | | |4 | | | | |any******| | | |
|
||||
|P85 | |IOB |IO/VREF_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P86 | |DIFFM |IO_L30P_4/D3 |UNUSED | |4 | | | | | | | | |
|
||||
|P87 | |DIFFS |IO_L30N_4/D2 |UNUSED | |4 | | | | | | | | |
|
||||
|P88 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|P89 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P90 | |DIFFM |IO_L27P_4/D1 |UNUSED | |4 | | | | | | | | |
|
||||
|P91 | | |GND | | | | | | | | | | | |
|
||||
|P92 | |DIFFS |IO_L27N_4/DIN/D0 |UNUSED | |4 | | | | | | | | |
|
||||
|P93 | |IOB |IO |UNUSED | |4 | | | | | | | | |
|
||||
|P94 | |DIFFM |IO_L25P_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P95 | |DIFFS |IO_L25N_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P96 | | |NC | | | | | | | | | | | |
|
||||
|P97 | | |NC | | | | | | | | | | | |
|
||||
|P98 | | |VCCO_4 | | |4 | | | | |any******| | | |
|
||||
|P99 | | |GND | | | | | | | | | | | |
|
||||
|P100 | |DIFFM |IO_L01P_4/VRN_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P101 | |DIFFS |IO_L01N_4/VRP_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P102 | |IOB |IO/VREF_4 |UNUSED | |4 | | | | | | | | |
|
||||
|P103 | | |DONE | | | | | | | | | | | |
|
||||
|P104 | | |CCLK | | | | | | | | | | | |
|
||||
|P105 | | |GND | | | | | | | | | | | |
|
||||
|P106 | |DIFFM |IO_L01P_3/VRN_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P107 | |DIFFS |IO_L01N_3/VRP_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P108 | | |NC | | | | | | | | | | | |
|
||||
|P109 | | |NC | | | | | | | | | | | |
|
||||
|P110 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|P111 | |DIFFM |IO_L19P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P112 | | |GND | | | | | | | | | | | |
|
||||
|P113 | |DIFFS |IO_L19N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P114 | |DIFFM |IO_L20P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P115 | |DIFFS |IO_L20N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P116 | |DIFFM |IO_L21P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P117 | |DIFFS |IO_L21N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P118 | | |GND | | | | | | | | | | | |
|
||||
|P119 | |DIFFM |IO_L22P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P120 | |DIFFS |IO_L22N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P121 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P122 | |DIFFM |IO_L23P_3/VREF_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P123 | |DIFFS |IO_L23N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P124 | |DIFFM |IO_L24P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P125 | |DIFFS |IO_L24N_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P126 | | |NC | | | | | | | | | | | |
|
||||
|P127 | | |VCCO_3 | | |3 | | | | |any******| | | |
|
||||
|P128 | | |NC | | | | | | | | | | | |
|
||||
|P129 | | |GND | | | | | | | | | | | |
|
||||
|P130 | |DIFFM |IO_L40P_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P131 | |DIFFS |IO_L40N_3/VREF_3 |UNUSED | |3 | | | | | | | | |
|
||||
|P132 | |DIFFM |IO_L40P_2/VREF_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P133 | |DIFFS |IO_L40N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P134 | | |GND | | | | | | | | | | | |
|
||||
|P135 | | |NC | | | | | | | | | | | |
|
||||
|P136 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|P137 | | |NC | | | | | | | | | | | |
|
||||
|P138 | |DIFFM |IO_L24P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P139 | |DIFFS |IO_L24N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P140 | |DIFFM |IO_L23P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P141 | |DIFFS |IO_L23N_2/VREF_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P142 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P143 | |DIFFM |IO_L22P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P144 | |DIFFS |IO_L22N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P145 | | |GND | | | | | | | | | | | |
|
||||
|P146 | |DIFFM |IO_L21P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P147 | |DIFFS |IO_L21N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P148 | |DIFFM |IO_L20P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P149 | |DIFFS |IO_L20N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P150 | |DIFFM |IO_L19P_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P151 | | |GND | | | | | | | | | | | |
|
||||
|P152 | |DIFFS |IO_L19N_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P153 | | |VCCO_2 | | |2 | | | | |any******| | | |
|
||||
|P154 | | |NC | | | | | | | | | | | |
|
||||
|P155 | |DIFFM |IO_L01P_2/VRN_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P156 | |DIFFS |IO_L01N_2/VRP_2 |UNUSED | |2 | | | | | | | | |
|
||||
|P157 | | |GND | | | | | | | | | | | |
|
||||
|P158 | | |TDO | | | | | | | | | | | |
|
||||
|P159 | | |TCK | | | | | | | | | | | |
|
||||
|P160 | | |TMS | | | | | | | | | | | |
|
||||
|P161 | |DIFFM |IO_L01P_1/VRN_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P162 | |DIFFS |IO_L01N_1/VRP_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P163 | | |GND | | | | | | | | | | | |
|
||||
|P164 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|P165 | |DIFFM |IO_L10P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P166 | |DIFFS |IO_L10N_1/VREF_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P167 | |IOB |IO |UNUSED | |1 | | | | | | | | |
|
||||
|P168 | |DIFFM |IO_L27P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P169 | |DIFFS |IO_L27N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P170 | | |GND | | | | | | | | | | | |
|
||||
|P171 | |DIFFM |IO_L28P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P172 | |DIFFS |IO_L28N_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P173 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P174 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|P175 | |IOB |IO |UNUSED | |1 | | | | | | | | |
|
||||
|P176 | |DIFFM |IO_L31P_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P177 | | |VCCO_1 | | |1 | | | | |any******| | | |
|
||||
|P178 | |DIFFS |IO_L31N_1/VREF_1 |UNUSED | |1 | | | | | | | | |
|
||||
|P179 | | |GND | | | | | | | | | | | |
|
||||
|P180 | |DIFFM |IO_L32P_1/GCLK4 |UNUSED | |1 | | | | | | | | |
|
||||
|P181 | |DIFFS |IO_L32N_1/GCLK5 |UNUSED | |1 | | | | | | | | |
|
||||
|P182 | |IOB |IO |UNUSED | |1 | | | | | | | | |
|
||||
|P183 |NaN |IOB |IO_L32P_0/GCLK6 |OUTPUT |LVCMOS25* |0 |12 |SLOW |NONE** | | |UNLOCATED |NO |NONE |
|
||||
|P184 |N<0> |IOB |IO_L32N_0/GCLK7 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|P185 |N<23> |IOB |IO_L31P_0/VREF_0 |INPUT |LVCMOS25* |0 | | | |NONE | |UNLOCATED |NO |NONE |
|
||||
|P186 | | |GND | | | | | | | | | | | |
|
||||
|P187 |INF |IOB |IO_L31N_0 |OUTPUT |LVCMOS25* |0 |12 |SLOW |NONE** | | |UNLOCATED |NO |NONE |
|
||||
|P188 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|P189 | |IOB |IO |UNUSED | |0 | | | | | | | | |
|
||||
|P190 | |DIFFM |IO_L30P_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P191 | |DIFFS |IO_L30N_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P192 | | |VCCINT | | | | | | | |1.2 | | | |
|
||||
|P193 | | |VCCAUX | | | | | | | |2.5 | | | |
|
||||
|P194 | |DIFFM |IO_L27P_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P195 | | |GND | | | | | | | | | | | |
|
||||
|P196 | |DIFFS |IO_L27N_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P197 | |IOB |IO |UNUSED | |0 | | | | | | | | |
|
||||
|P198 | |DIFFM |IO_L25P_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P199 | |DIFFS |IO_L25N_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P200 | | |NC | | | | | | | | | | | |
|
||||
|P201 | | |VCCO_0 | | |0 | | | | |2.50 | | | |
|
||||
|P202 | | |GND | | | | | | | | | | | |
|
||||
|P203 | |DIFFM |IO_L01P_0/VRN_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P204 | |DIFFS |IO_L01N_0/VRP_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P205 | |IOB |IO/VREF_0 |UNUSED | |0 | | | | | | | | |
|
||||
|P206 | | |HSWAP_EN | | | | | | | | | | | |
|
||||
|P207 | | |PROG_B | | | | | | | | | | | |
|
||||
|P208 | | |TDI | | | | | | | | | | | |
|
||||
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
||||
|
||||
* Default value.
|
||||
** This default Pullup/Pulldown value can be overridden in Bitgen.
|
||||
****** Special VCCO requirements may apply. Please consult the device
|
||||
family datasheet for specific guideline on VCCO requirements.
|
||||
|
||||
|
||||
1400
TypeCheck_par.xrpt
1400
TypeCheck_par.xrpt
File diff suppressed because it is too large
Load Diff
@@ -1,102 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx Design Summary</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>TypeCheck Project Status (08/17/2019 - 16:39:36)</B></TD></TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Project File:</B></TD>
|
||||
<TD>IEEE754Adder.xise</TD>
|
||||
<TD BGCOLOR='#FFFF99'><b>Parser Errors:</b></TD>
|
||||
<TD> No Errors </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Module Name:</B></TD>
|
||||
<TD>TypeCheck</TD>
|
||||
<TD BGCOLOR='#FFFF99'><B>Implementation State:</B></TD>
|
||||
<TD>Synthesized</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Target Device:</B></TD>
|
||||
<TD>xa6slx4-3csg225</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Errors:</B></LI></UL></TD>
|
||||
<TD>
|
||||
No Errors</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Product Version:</B></TD><TD>ISE 14.7</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Warnings:</B></LI></UL></TD>
|
||||
<TD ALIGN=LEFT><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/_xmsgs/*.xmsgs?&DataKey=Warning'>1 Warning (1 new)</A></TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Goal:</B></dif></TD>
|
||||
<TD>Balanced</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Routing Results:</B></LI></UL></TD>
|
||||
<TD>
|
||||
</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Strategy:</B></dif></TD>
|
||||
<TD><A HREF_DISABLED='Xilinx Default (unlocked)?&DataKey=Strategy'>Xilinx Default (unlocked)</A></TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Timing Constraints:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Environment:</B></dif></TD>
|
||||
<TD>
|
||||
<A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck_envsettings.html'>
|
||||
System Settings</A>
|
||||
</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Final Timing Score:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='4'><B>Device Utilization Summary (estimated values)</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DeviceUtilizationSummary(estimatedvalues)"><B>[-]</B></a></TD></TR>
|
||||
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
|
||||
<TD ALIGN=LEFT><B>Logic Utilization</B></TD><TD><B>Used</B></TD><TD><B>Available</B></TD><TD COLSPAN='2'><B>Utilization</B></TD></TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice LUTs</TD>
|
||||
<TD ALIGN=RIGHT>9</TD>
|
||||
<TD ALIGN=RIGHT>2400</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>0%</TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of fully used LUT-FF pairs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>9</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>0%</TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of bonded IOBs</TD>
|
||||
<TD ALIGN=RIGHT>33</TD>
|
||||
<TD ALIGN=RIGHT>132</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>25%</TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='6'><B>Detailed Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DetailedReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD>
|
||||
<TD ALIGN=LEFT><B>Errors</B></TD><TD ALIGN=LEFT><B>Warnings</B></TD><TD ALIGN=LEFT COLSPAN='2'><B>Infos</B></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck.syr'>Synthesis Report</A></TD><TD>Current</TD><TD>Sat Aug 17 16:39:35 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/_xmsgs/xst.xmsgs?&DataKey=Warning'>1 Warning (1 new)</A></TD><TD ALIGN=LEFT COLSPAN='2'>0</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck.bld'>Translation Report</A></TD><TD>Out of Date</TD><TD>Sat Aug 17 16:35:26 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'>0</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck_map.mrp'>Map Report</A></TD><TD>Out of Date</TD><TD>Sat Aug 17 16:35:26 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/_xmsgs/map.xmsgs?&DataKey=Info'>4 Infos (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck.par'>Place and Route Report</A></TD><TD>Out of Date</TD><TD>Sat Aug 17 16:35:26 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/_xmsgs/par.xmsgs?&DataKey=Info'>1 Info (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Power Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/TypeCheck.twr'>Post-PAR Static Timing Report</A></TD><TD>Out of Date</TD><TD>Sat Aug 17 16:35:26 2019</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT>0</TD><TD ALIGN=LEFT COLSPAN='2'><A HREF_DISABLED='/home/ise/gianni/IEEE754Adder/_xmsgs/trce.xmsgs?&DataKey=Info'>6 Infos (0 new)</A></TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Bitgen Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
</TABLE>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='3'><B>Secondary Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=SecondaryReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD COLSPAN='2'><B>Generated</B></TD></TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
<br><center><b>Date Generated:</b> 08/17/2019 - 16:39:36</center>
|
||||
</BODY></HTML>
|
||||
@@ -1,10 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<DesignSummary rev="2">
|
||||
<CmdHistory>
|
||||
</CmdHistory>
|
||||
</DesignSummary>
|
||||
@@ -1,25 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<DeviceUsageSummary rev="2">
|
||||
<DesignStatistics TimeStamp="Sat Aug 17 16:40:59 2019"><group name="MiscellaneousStatistics">
|
||||
<item name="AGG_BONDED_IO" rev="2">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="AGG_IO" rev="2">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="AGG_SLICE" rev="2">
|
||||
<attrib name="value" value="2"/></item>
|
||||
<item name="NUM_4_INPUT_LUT" rev="2">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="NUM_BONDED_IOB" rev="2">
|
||||
<attrib name="value" value="4"/></item>
|
||||
<item name="NUM_SLICEL" rev="2">
|
||||
<attrib name="value" value="2"/></item>
|
||||
</group>
|
||||
</DesignStatistics>
|
||||
<CmdHistory>
|
||||
</CmdHistory>
|
||||
</DeviceUsageSummary>
|
||||
@@ -1,169 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="Xst" timeStamp="Sat Aug 17 17:02:17 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="XST_OPTION_SUMMARY">
|
||||
<item DEFAULT="" label="-ifn" stringID="XST_IFN" value="TypeCheck.prj"/>
|
||||
<item DEFAULT="MIXED" label="-ifmt" stringID="XST_IFMT" value="mixed"/>
|
||||
<item DEFAULT="" label="-ofn" stringID="XST_OFN" value="TypeCheck"/>
|
||||
<item DEFAULT="NGC" label="-ofmt" stringID="XST_OFMT" value="NGC"/>
|
||||
<item DEFAULT="" label="-p" stringID="XST_P" value="xc3s50-5-pq208"/>
|
||||
<item DEFAULT="" label="-top" stringID="XST_TOP" value="TypeCheck"/>
|
||||
<item DEFAULT="SPEED" label="-opt_mode" stringID="XST_OPTMODE" value="Speed"/>
|
||||
<item DEFAULT="1" label="-opt_level" stringID="XST_OPTLEVEL" value="1"/>
|
||||
<item DEFAULT="NO" label="-iuc" stringID="XST_IUC" value="NO"/>
|
||||
<item DEFAULT="NO" label="-keep_hierarchy" stringID="XST_KEEPHIERARCHY" value="No"/>
|
||||
<item DEFAULT="as_optimized" label="-netlist_hierarchy" stringID="XST_NETLISTHIERARCHY" value="As_Optimized"/>
|
||||
<item DEFAULT="NO" label="-rtlview" stringID="XST_RTLVIEW" value="Yes"/>
|
||||
<item DEFAULT="ALLCLOCKNETS" label="-glob_opt" stringID="XST_GLOBOPT" value="AllClockNets"/>
|
||||
<item DEFAULT="YES" label="-read_cores" stringID="XST_READCORES" value="YES"/>
|
||||
<item DEFAULT="NO" label="-write_timing_constraints" stringID="XST_WRITETIMINGCONSTRAINTS" value="NO"/>
|
||||
<item DEFAULT="NO" label="-cross_clock_analysis" stringID="XST_CROSSCLOCKANALYSIS" value="NO"/>
|
||||
<item DEFAULT="/" stringID="XST_HIERARCHYSEPARATOR" value="/"/>
|
||||
<item DEFAULT="<>" label="-bus_delimiter" stringID="XST_BUSDELIMITER" value="<>"/>
|
||||
<item DEFAULT="MAINTAIN" stringID="XST_CASE" value="Maintain"/>
|
||||
<item DEFAULT="100%" label="-slice_utilization_ratio" stringID="XST_SLICEUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="100%" label="-bram_utilization_ratio" stringID="XST_BRAMUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="YES" label="-verilog2001" stringID="XST_VERILOG2001" value="YES"/>
|
||||
<item DEFAULT="YES" label="-fsm_extract" stringID="XST_FSMEXTRACT" value="YES"/>
|
||||
<item DEFAULT="AUTO" label="-fsm_encoding" stringID="XST_FSMENCODING" value="Auto"/>
|
||||
<item DEFAULT="NO" label="-safe_implementation" stringID="XST_SAFEIMPLEMENTATION" value="No"/>
|
||||
<item DEFAULT="LUT" label="-fsm_style" stringID="XST_FSMSTYLE" value="LUT"/>
|
||||
<item DEFAULT="YES" label="-ram_extract" stringID="XST_RAMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="AUTO" label="-ram_style" stringID="XST_RAMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="YES" label="-rom_extract" stringID="XST_ROMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="AUTO" stringID="XST_MUXSTYLE" value="Auto"/>
|
||||
<item DEFAULT="NO" stringID="XST_DECODEREXTRACT" value="YES"/>
|
||||
<item DEFAULT="NO" stringID="XST_PRIORITYEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="YES" label="-shreg_extract" stringID="XST_SHREGEXTRACT" value="YES"/>
|
||||
<item DEFAULT="YES" stringID="XST_SHIFTEXTRACT" value="YES"/>
|
||||
<item DEFAULT="YES" stringID="XST_XORCOLLAPSE" value="YES"/>
|
||||
<item DEFAULT="AUTO" label="-rom_style" stringID="XST_ROMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="NO" label="-auto_bram_packing" stringID="XST_AUTOBRAMPACKING" value="NO"/>
|
||||
<item DEFAULT="YES" stringID="XST_MUXEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="YES" label="-resource_sharing" stringID="XST_RESOURCESHARING" value="YES"/>
|
||||
<item DEFAULT="NO" label="-async_to_sync" stringID="XST_ASYNCTOSYNC" value="NO"/>
|
||||
<item DEFAULT="AUTO" label="-mult_style" stringID="XST_MULTSTYLE" value="Auto"/>
|
||||
<item DEFAULT="YES" label="-iobuf" stringID="XST_IOBUF" value="YES"/>
|
||||
<item DEFAULT="500" label="-max_fanout" stringID="XST_MAXFANOUT" value="500"/>
|
||||
<item DEFAULT="8" label="-bufg" stringID="XST_BUFG" value="8"/>
|
||||
<item DEFAULT="YES" label="-register_duplication" stringID="XST_REGISTERDUPLICATION" value="YES"/>
|
||||
<item DEFAULT="NO" label="-register_balancing" stringID="XST_REGISTERBALANCING" value="No"/>
|
||||
<item DEFAULT="YES" stringID="XST_SLICEPACKING" value="YES"/>
|
||||
<item DEFAULT="NO" label="-optimize_primitives" stringID="XST_OPTIMIZEPRIMITIVES" value="NO"/>
|
||||
<item DEFAULT="YES" label="-use_clock_enable" stringID="XST_USECLOCKENABLE" value="Yes"/>
|
||||
<item DEFAULT="YES" label="-use_sync_set" stringID="XST_USESYNCSET" value="Yes"/>
|
||||
<item DEFAULT="YES" label="-use_sync_reset" stringID="XST_USESYNCRESET" value="Yes"/>
|
||||
<item DEFAULT="AUTO" label="-iob" stringID="XST_IOB" value="Auto"/>
|
||||
<item DEFAULT="YES" label="-equivalent_register_removal" stringID="XST_EQUIVALENTREGISTERREMOVAL" value="YES"/>
|
||||
<item DEFAULT="0%" label="-slice_utilization_ratio_maxmargin" stringID="XST_SLICEUTILIZATIONRATIOMAXMARGIN" value="5"/>
|
||||
</section>
|
||||
<section stringID="XST_ADVANCED_HDL_SYNTHESIS_REPORTFOUND_NO_MACRO"/>
|
||||
<section stringID="XST_FINAL_REGISTER_REPORTFOUND_NO_MACRO"/>
|
||||
<section stringID="XST_PARTITION_REPORT">
|
||||
<section stringID="XST_PARTITION_IMPLEMENTATION_STATUS">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_FINAL_REPORT">
|
||||
<section stringID="XST_FINAL_RESULTS">
|
||||
<item stringID="XST_RTL_TOP_LEVEL_OUTPUT_FILE_NAME" value="TypeCheck.ngr"/>
|
||||
<item stringID="XST_TOP_LEVEL_OUTPUT_FILE_NAME" value="TypeCheck"/>
|
||||
<item stringID="XST_OUTPUT_FORMAT" value="NGC"/>
|
||||
<item stringID="XST_OPTIMIZATION_GOAL" value="Speed"/>
|
||||
<item stringID="XST_KEEP_HIERARCHY" value="No"/>
|
||||
</section>
|
||||
<section stringID="XST_DESIGN_STATISTICS">
|
||||
<item stringID="XST_IOS" value="34"/>
|
||||
</section>
|
||||
<section stringID="XST_CELL_USAGE">
|
||||
<item dataType="int" stringID="XST_BELS" value="18">
|
||||
<item dataType="int" stringID="XST_GND" value="1"/>
|
||||
<item dataType="int" stringID="XST_LUT3" value="3"/>
|
||||
<item dataType="int" stringID="XST_LUT4" value="7"/>
|
||||
<item dataType="int" stringID="XST_MUXCY" value="6"/>
|
||||
<item dataType="int" stringID="XST_VCC" value="1"/>
|
||||
</item>
|
||||
<item dataType="int" stringID="XST_IO_BUFFERS" value="33">
|
||||
<item dataType="int" stringID="XST_IBUF" value="31"/>
|
||||
<item dataType="int" stringID="XST_OBUF" value="2"/>
|
||||
</item>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_DEVICE_UTILIZATION_SUMMARY">
|
||||
<item stringID="XST_SELECTED_DEVICE" value="3s50pq208-5"/>
|
||||
<item AVAILABLE="768" dataType="int" label="Number of Slices" stringID="XST_NUMBER_OF_SLICES" value="5"/>
|
||||
<item AVAILABLE="1536" dataType="int" label="Number of 4 input LUTs" stringID="XST_NUMBER_OF_4_INPUT_LUTS" value="10"/>
|
||||
<item dataType="int" label="Number of IOs" stringID="XST_NUMBER_OF_IOS" value="34"/>
|
||||
<item AVAILABLE="124" dataType="int" label="Number of bonded IOBs" stringID="XST_NUMBER_OF_BONDED_IOBS" value="33"/>
|
||||
</section>
|
||||
<section stringID="XST_PARTITION_RESOURCE_SUMMARY">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
<section stringID="XST_ERRORS_STATISTICS">
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_ERRORS" value="0"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_WARNINGS" value="1"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_INFOS" value="0"/>
|
||||
</section>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,2 +0,0 @@
|
||||
/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.ngc 1566641654
|
||||
OK
|
||||
@@ -1,9 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
</messages>
|
||||
|
||||
@@ -1,24 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
<msg type="info" file="LIT" num="244" delta="old" >All of the single ended outputs in this design are using slew rate limited output drivers. The delay on speed critical single ended outputs can be dramatically reduced by designating them as fast outputs.
|
||||
</msg>
|
||||
|
||||
<msg type="info" file="Pack" num="1716" delta="old" >Initializing temperature to <arg fmt="%0.3f" index="1">100.000</arg> Celsius. (default - Range: <arg fmt="%0.3f" index="2">-40.000</arg> to <arg fmt="%0.3f" index="3">100.000</arg> Celsius)
|
||||
</msg>
|
||||
|
||||
<msg type="info" file="Pack" num="1720" delta="old" >Initializing voltage to <arg fmt="%0.3f" index="1">1.140</arg> Volts. (default - Range: <arg fmt="%0.3f" index="2">1.140</arg> to <arg fmt="%0.3f" index="3">1.260</arg> Volts)
|
||||
</msg>
|
||||
|
||||
<msg type="info" file="Map" num="215" delta="old" >The Interim Design Summary has been generated in the MAP Report (.mrp).
|
||||
</msg>
|
||||
|
||||
<msg type="info" file="Pack" num="1650" delta="old" >Map created a placed design.
|
||||
</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,12 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
<msg type="info" file="NetListWriters" num="635" delta="new" >The generated VHDL netlist contains Xilinx <arg fmt="%s" index="1">UNISIM</arg> simulation primitives and has to be used with <arg fmt="%s" index="2">UNISIM</arg> library for correct compilation and simulation.
|
||||
</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,9 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
</messages>
|
||||
|
||||
@@ -1,15 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
<msg type="info" file="Par" num="282" delta="old" >No user timing constraints were detected or you have set the option to ignore timing constraints ("par -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all internal clocks in this design. Because there are not defined timing requirements, a timing score will not be reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock. Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
||||
</msg>
|
||||
|
||||
<msg type="info" file="Par" num="459" delta="old" >The Clock Report is not displayed in the non timing-driven mode.
|
||||
</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,15 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated -->
|
||||
<!-- by the Xilinx ISE software. Any direct editing or -->
|
||||
<!-- changes made to this file may result in unpredictable -->
|
||||
<!-- behavior or data corruption. It is strongly advised that -->
|
||||
<!-- users do not edit the contents of this file. -->
|
||||
<!-- -->
|
||||
<!-- Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved. -->
|
||||
|
||||
<messages>
|
||||
<msg type="info" file="ProjectMgmt" num="1061" ><arg fmt="%s" index="1">Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/SpecialCasesTest.vhd" into library work</arg>
|
||||
</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,17 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
<msg type="info" file="Timing" num="2698" delta="old" >No timing constraints found, doing default enumeration.</msg>
|
||||
|
||||
<msg type="info" file="Timing" num="3412" delta="old" >To improve timing, see the Timing Closure User Guide (UG612).</msg>
|
||||
|
||||
<msg type="info" file="Timing" num="2752" delta="old" >To get complete path coverage, use the unconstrained paths option. All paths that are not constrained will be reported in the unconstrained paths section(s) of the report.</msg>
|
||||
|
||||
<msg type="info" file="Timing" num="3339" delta="old" >The clock-to-out numbers in this timing report are based on a 50 Ohm transmission line loading model. For the details of this model, and for more information on accounting for different loading conditions, please see the device datasheet.</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,12 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8"?>
|
||||
<!-- IMPORTANT: This is an internal file that has been generated
|
||||
by the Xilinx ISE software. Any direct editing or
|
||||
changes made to this file may result in unpredictable
|
||||
behavior or data corruption. It is strongly advised that
|
||||
users do not edit the contents of this file. -->
|
||||
<messages>
|
||||
<msg type="warning" file="Xst" num="647" delta="old" >Input <<arg fmt="%s" index="1">N<31:31></arg>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
|
||||
</msg>
|
||||
|
||||
</messages>
|
||||
|
||||
@@ -1,2 +0,0 @@
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/equalCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/equalCheck.syr"
|
||||
xst -intstyle ise -ifn "/home/Luca/ISE/IEEE754Adder/equalCheck.xst" -ofn "/home/Luca/ISE/IEEE754Adder/equalCheck.syr"
|
||||
@@ -1 +0,0 @@
|
||||
work
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6e
|
||||
$7cx5>4682<=J;89F7DEBC01N?;;7;HI67DE2C@AN?LM:h57:HLSQQ<_4>0;2h57:HLSQQ<^4>0;255MAGDEBGG?3K_XSD@IO59@HN613JF@=5>9;BNH62623JF@>U64CMI1\4>7=2IGG4>:;BNHE41<KEAJ=I<8;BNHE4B3?2IGGL?K849@HND6=2IGGN?:;BNH@43<KEAOZn5LLJFU[AOQAMO>7NBDFY:8GIMAP82;56M@MLKWP@B03JXNMYKK119EBC0ANOLMJKHIFG42?L4<A980E<<4I308M64<A=80E8:4ICWE=>OIA]Y_MYK9;MM@O@B03EELENOC4:NVP02<D\^=>6@=7:LFPRIUC81D86AMUGa8T+479:;;=>QC4:RBVQg<X@DTNX]FDY`8TLHXJ\YEM@K9;QQGKKC692YC^HIPEYVQEFRXFNIn7^F]EF]NMKYTASO=7^AZRBG5?VRF\\Y?7YW_Eb9VW@TX^@YBNAK6;WKFSZR^XL>0T1>14:Z?5;2<P58586V33?68\929<2R793:4X=4=2>^;?3:586V37?3g?]OKAGR&TIL/0/3#WQSE(9$:,L]LIH48\VRKAK20TR>PICWE<>^X9VCIYK64X^0\MGSA02RT?RGMUG:8\Z2XAK_M46VP5^KAQC><PV<TEO[I8:Z\3ZOE]O<0TilPIe33?]bjWDkacXjrrklj46<PmgTAd``rWgqwlii;2Rxx95V<1<7?\:66=1R0?0;;X>0:1=^4=4?7T2:>59Z83813P6<6=0;;X>4:6=^MZ20UR>PICWE<>_X9VCIYK64Y^0\MGSA02ST?RGMUG:8]Z2XAK_M46WP5^KAQC><QV<TEO[I8:[\3ZOE]Ok0i|{nlBjfgn1<azOzylbm;hqFupgk4949n6g|Epwbh969;k1bHzam>3:1d<azOzylb30?7e?luBy|kg0=0:_RU3g>otMxj`RAMUG33?}g1{er?!>#lsf011xFGxk?0LMv91;D96?7|[8318h4=c;30040103;?=<otn5a95>h3l3<0(9l5409~W4>=<l09o7?<4045<?7398k0h;?50;395~U613>n6?m5126223>=9=;:m6x[3283>4<62;?p_<754d81g?74<8<=47?;10c8 61=:<1/>i499:`55?6=980:97<:{I15?!522?;0V;4={287>x"4:3:0(>?5599j05<72-8m6>h4n3g94>=n;l0;6)<i:2d8j7c=921b?i4?:%0e>6`<f;o1>65f3b83>!4a2:l0b?k53:9j7g<72-8m6>h4n3g90>=n;h0;6)<i:2d8j7c==21b?44?:%0e>6`<f;o1:65f3983>!4a2:l0b?k57:9j12<72-8m6884n3g94>=n=<0;6)<i:448j7c=921b994?:%0e>00<f;o1>65f5283>!4a2<<0b?k53:9j17<72-8m6884n3g90>=n=80;6)<i:448j7c==21b9=4?:%0e>00<f;o1:65f4g83>!4a2<<0b?k57:9l27<722h=87>57;294~"4=38<7E:=;I15?!442;1b=n4?::k2`?6=3`;n6=44i0d94?=n:90;66g=1;29?j4f2900qo8::184>5<7s-9>6?94H508L60<,;91=6g>c;29?l7c2900e<k50;9j5c<722c9<7>5;h02>5<<g;k1<75rb5c94?4=83:p(>;5239K07=O;?1b=o4?::m1e?6=3th?57>52;294~"4=3897E:=;I15?l7e2900c?o50;9~f1>=8381<7>t$27967=O<;1C?;5f1c83>>i5i3:17pl;7;296?6=8r.897<=;I61?M513`;i6=44o3c94?=zj=<1<7<50;2x 63=:;1C8?5G379j5g<722e9m7>5;|`71?6=:3:1<v*<5;01?M253A9=7d?m:188k7g=831vn9:50;094?6|,:?1>?5G439K73=n9k0;66a=a;29?xd3;3:1>7>50z&01?453A>97E=9;h3a>5<<g;k1<75rb7294?4=83:p(>;5239K07=O;?1b=o4?::m1e?6=3th>j7>52;294~"4=3897E:=;I15?l7e2900c?o50;9~f0c=8381<7>t$27967=O<;1C?;5f1c83>>i5i3:17pl:d;296?6=8r.897<=;I61?M513`;i6=44o3c94?=zj<i1<7<50;2x 63=:;1C8?5G379j5g<722e9m7>5;|`6f?6=:3:1<v*<5;01?M253A9=7d?m:188k7g=831vn8o50;094?6|,:?1>?5G439K73=n9k0;66a=a;29?xd213:1>7>50z&01?453A>97E=9;h3a>5<<g;k1<75rb7:94?4=83:p(>;52c9K07=O;?1b=o4?::m1e?6=3th=;7>56;294~"4=38=7E:=;I15?!442<1b=n4?::k2`?6=3`;n6=44i0d94?=n:90;66a=a;29?xd1>3:1;7>50z&01?403A>97E=9;%00>4g<a8i1<75f1e83>>o6m3:17d?i:188m76=831b><4?::m1e?6=3ty?m7>52z?51?7d34>j6?o4}r6:>5<4s4<>6?>4=5;96d=:>>0:h6s|4983>7}:<109m6397;03?xu3?3:1>v3;7;0b?80128n0q~:9:1818212;k01;85209~w13=838p1;:51e9>00<5i2wx894?:3y>21<6m27?87<n;|q77?6=;r7=87<?;<46>4`<5=91>l5rs7294?4|5??1=i526181e>{t=o0;6>u264815>;2n38j7088:0g8yv3b2909w0;j:3c8931=9o1v8j50;0x90b=:h16:;4>c:p1f<72;q69n4=a:?52?473ty>n7>52z?50?7d34?i6?o4}r7b>5<5s4<?6<h4=4c96d=z{<31<7=t=76964=:><0:i63:9;0b?xu103:1>v398;3a?8012;k0q~8<:1818032;k01;851d9~w32=838p1;;52`9>22<6k2wx8=4?:3y]05=:<h0:n6s|3d83>7}Y;l16844>b:p7a<72;qU?i524982f>{t;j0;6?uQ3b9>02<6j2wx?o4?:3y]7g=:<?0:n6s|3`83>7}Y;h16884>b:p7<<72;qU?4524582f>{t;10;6?uQ399>06<6j2wx9:4?:3y]12=:>90:n6s|5483>7}Y=<169k4>b:p11<72;qU99525d82f>{t=:0;6?uQ529>1a<6j2wx9?4?:3y]17=:=j0:n6s|5083>7}Y=8169o4>b:p15<72;qU9=525`82f>{t<o0;6?uQ4g9>1<<6j2wx:?4?:3y]27=:>109m6s|2983>7}:>>09m6396;3e?x{i>k0;6<uG379~j3e=83;pD>84}o4g>5<6sA9=7p`9e;295~N4>2we:k4?:0yK73=zf>:1<7?tH248yk16290:wE=9;|l46?6=9rB8:6sa7283>4}O;?1vb::50;3xL60<ug=>6=4>{I15?xh0>3:1=vF<6:m32<728qC?;5rn6:94?7|@:<0qc96:182M513td<m7>51zJ02>{i?k0;6<uG379~j2e=83;pD>84}o5g>5<6sA9=7p`8e;295~N4>2we;k4?:0yK73=zf1:1<7?tH248yk>6290:wE=9;|l;6?6=9rB8:6sa8283>4}O;?1vb5:50;3xL60<ug2>6=4>{I15?xh?>3:1=vF<6:m<2<728qC?;5rn9:94?7|@:<0qc66:182M513td3m7>51zJ02>{i0k0;6<uG379~j=e=83;pD>84}o:g>5<6sA9=7p`7e;295~N4>2we4k4?:0yK73=zutwKLNum5;:6ed350=wKLOu?}ABSxFG
|
||||
@@ -1,3 +0,0 @@
|
||||
XILINX-XDB 0.1 STUB 0.1 ASCII
|
||||
XILINX-XDM V1.6e
|
||||
$7gx6d=(`fgn#A{la.KPA*OBML=>8Ljkes-fupgkKaohg#xgd01853<NFY__6Io{a=36>58b310BB][[:Y>4>58b310BB][[:X>4>586<221CXZ_UU8Qavsk|5=1<3648;Z?3?690221U1950?g8<?ehey\no1950?:8FPUXAGLD56M@MLKWP@B03JXNMYKK4:Fbpd1<Lh~j0=07;Ecwe977611Omyo310<;?Agsi5;9255Kauc?568?3Mkm1?;>`9Geqg;9<0;255Kauc?50803Mkm1?17:Fbpd:56>1Omyo33?58@drf4=4<7Io{a=7=3>Bf|h6=2:5Kauc?3;1<Lh~j0508;Ecwe9?9:2C;>6G>2:K16>O4:2C?>6G:2:K56>O0?2FDKDMNLe9N|jtXkfg{Zhm>1:M0?JT?k2Z%>=?<1130[I2<XHX_m6^FN^@VWLB_j2ZBBRLZSOCNA<=WG[^THLZNb:RLVQYUMZ_GX>5]TM:8VQJX\PZN:6\jstnw=>Tb{|f0=06;Sgpqir;9730^h}zlu>1:<=Umzgx1=19:Pfwpjs4=427_k|umv?1;?<Zly~`y29>c9Qavsk|5=1<374Rdqvhq:06k1XEJLZS^KMBJg<[@MTNX]FDY`8WLAXJ\YEM@K;;RKYAc=TG\XHIRHFLDLBI@b<[F_YOHQCIOGMF1=SQYO27[GJW^VZT@3<_@N_D95W<1<7?]:66=1S0?0;;Y>0:1=_4=4?7U2:>59[83813Q6<6=0;;Y>4:4b<P@FBBU#WDC"3*4&T\\H+<#?/ARAJM3=_[]FBN<k4XRV\MHVKMDOEXLZFOO]@KKUSZHCEX^??;YQW[WRKWYXD\H\[Y79[`gYNl8:0TicPM`hlvScu{`ee==5Wdl]Nmkiu^lxxeb`<;Yqw=>^t|NGdhhb;;X>3:1=^484?7T2=>59Z86833P6?295V<4<7?\:16?1R0:4?>59Z828f3jef|[kl<1<b?fijx_oh0<0n;bmntScd4;4j7nabpWg`868f3jef|[kl<5<b?fijx_oh080n;bmntScd4?4h7nabpWg`82<76h1hc`~Yeb>4:d=by|kgOeklk69jw@wrieh0e~K~u`n?4;7682rj:~bw4,1.gva5:<l0tl8|ly6`wb45=$987ua}}ABs1==GHq?>6K4=:0yPe?332;31=>:>67:95176ird>>7?4n4192>"293>o7p]6:4696<<6;=;=:54>403b?a0?290:6<u\a;77>7?=9:>::;651532e>pA:o0;6<4>:1yPe?332;31=>:>67:95176i2.?>7<:;%0b>3e<j?21<7?>:382=~J3n3;p(?o56c9~H06=:r.8j7>4n5290>{#<80=46T7:3y1>6<zR:h1?v;56;59yl2d290/>n4;b:l1f?6<3`>j6=4+2b87f>h5j3;07d:6:18'6f<3j2d9n7<4;h6;>5<#:j0?n6`=b;18?l20290/>n4;b:l1f?2<3`>=6=4+2b87f>h5j3?07d:::18'6f<3j2d9n784;h67>5<#:j0?n6`=b;58?l3b290/>n4:d:l1f?6<3`?h6=4+2b86`>h5j3;07d;m:18'6f<2l2d9n7<4;h7b>5<#:j0>h6`=b;18?l3>290/>n4:d:l1f?2<3`?36=4+2b86`>h5j3?07d;8:18'6f<2l2d9n784;h75>5<#:j0>h6`=b;58?j0>2900n?850;3;>5<7sE?;6:u+3185`>"5l3h0(?k5309m7`<53g>8655+3g83?k272o1v(9?5279Y<?4|93>1qdm50;&1g?753g8i6k54i0694?"5k3;97c<m:d98m43=83.9o7?=;o0a>a=<a8<1<7*=c;31?k4e2j10e<950;&1g?753g8i6o54i0:94?"5k3;97c<m:`98m4?=83.9o7?=;o0a><=<a8k1<7*=c;31?k4e2110e<l50;&1g?753g8i6:54i0a94?"5k3;97c<m:798ma<72-8h6<<4n3`91>=nm3:1(?m5139m6g<332cm6=4+2b826>h5j3907d??:18'6f<6:2d9n7<4;h32>5<#:j0:>6`=b;38?l74290/>n4>2:l1f?6<3f996=4+2b80=>h5j3=07b=<:18'6f<412d9n784;n17>5<#:j0856`=b;78?j52290/>n4<9:l1f?2<3f9=6=4+2b80=>h5j3907b=8:18'6f<412d9n7<4;n1;>5<#:j0856`=b;38?j5f290/>n4<9:l1f?6<3th=m7>59;294~"393837E:j;h3g>5<<a8o1<75f1g83>>o583:17d<>:188m74=831b>>4?::k10?6=3f8<6=44}r6`>5<5sW>h70<9:018 6b=<k1e?n4?;|q7e?6=:rT?m63=6;32?!5c2=h0b>m51:p0<<72;qU845227824>"4l3>i7c=l:39~w1>=838pR964=349b>"4l3>i7c=l:29~w11=838pR994=349a>"4l3>i7c=l:59~w10=838pR984=349`>"4l3>i7c=l:49~w13=838pR9;4=3495f=#;m0?n6`<c;48yv232909wS:;;<05>4d<,:n18o5a3b84?xu2m3:1>vP:e:?12?7f3-9o68j4n2a94>{t=j0;6?uQ5b9>63<612.8h7;k;o1`>4=z{<h1<7<t^4`8970=911/?i4:d:l0g?4<uz?j6=4={_7b?84128=0(>j55e9m7f<43ty>57>52z\6=>;5>3;=7)=k:4f8j6e=<2wx954?:3y]1==::?0:96*<d;7g?k5d2<1v8950;0xZ01<5;<1=95+3e86`>h4k3<0q~;9:181[31348=6n5+3e86`>h4k3=0q~88:1818412:k01;o5259'7a<1>2d8o7>4}r46>5<5s48=6>64=7c966=#;m0=:6`<c;38yv032909w0<9:25893g=:;1/?i496:l0g?4<uz<86=4={<05>60<5?k1><5+3e852>h4k390q~8=:1818412:?01;o5219'7a<1>2d8o7:4}r42>5<5s48=6>:4=7c95c=#;m0=:6`<c;78yv072909w0<9:21893g=9l1/?i496:l0g?0<uz?m6=4={<05>64<5?k1=i5+3e852>h4k3=0q~86:181[0>34<j6?94}|~yEFDs<21=9?lb70fyEFEs9wKL]ur@A
|
||||
@@ -1 +0,0 @@
|
||||
vhdl work "equalCheck.vhd"
|
||||
298
equalCheck.syr
298
equalCheck.syr
@@ -1,298 +0,0 @@
|
||||
Release 14.7 - xst P.20131013 (lin64)
|
||||
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||||
-->
|
||||
Parameter TMPDIR set to xst/projnav.tmp
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Parameter xsthdpdir set to xst
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 0.00 secs
|
||||
Total CPU time to Xst completion: 0.05 secs
|
||||
|
||||
-->
|
||||
Reading design: equalCheck.prj
|
||||
|
||||
TABLE OF CONTENTS
|
||||
1) Synthesis Options Summary
|
||||
2) HDL Parsing
|
||||
3) HDL Elaboration
|
||||
4) HDL Synthesis
|
||||
4.1) HDL Synthesis Report
|
||||
5) Advanced HDL Synthesis
|
||||
5.1) Advanced HDL Synthesis Report
|
||||
6) Low Level Synthesis
|
||||
7) Partition Report
|
||||
8) Design Summary
|
||||
8.1) Primitive and Black Box Usage
|
||||
8.2) Device utilization summary
|
||||
8.3) Partition Resource Summary
|
||||
8.4) Timing Report
|
||||
8.4.1) Clock Information
|
||||
8.4.2) Asynchronous Control Signals Information
|
||||
8.4.3) Timing Summary
|
||||
8.4.4) Timing Details
|
||||
8.4.5) Cross Clock Domains Report
|
||||
|
||||
|
||||
=========================================================================
|
||||
* Synthesis Options Summary *
|
||||
=========================================================================
|
||||
---- Source Parameters
|
||||
Input File Name : "equalCheck.prj"
|
||||
Ignore Synthesis Constraint File : NO
|
||||
|
||||
---- Target Parameters
|
||||
Output File Name : "equalCheck"
|
||||
Output Format : NGC
|
||||
Target Device : xa6slx4-3-csg225
|
||||
|
||||
---- Source Options
|
||||
Top Module Name : equalCheck
|
||||
Automatic FSM Extraction : YES
|
||||
FSM Encoding Algorithm : Auto
|
||||
Safe Implementation : No
|
||||
FSM Style : LUT
|
||||
RAM Extraction : Yes
|
||||
RAM Style : Auto
|
||||
ROM Extraction : Yes
|
||||
Shift Register Extraction : YES
|
||||
ROM Style : Auto
|
||||
Resource Sharing : YES
|
||||
Asynchronous To Synchronous : NO
|
||||
Shift Register Minimum Size : 2
|
||||
Use DSP Block : Auto
|
||||
Automatic Register Balancing : No
|
||||
|
||||
---- Target Options
|
||||
LUT Combining : Auto
|
||||
Reduce Control Sets : Auto
|
||||
Add IO Buffers : YES
|
||||
Global Maximum Fanout : 100000
|
||||
Add Generic Clock Buffer(BUFG) : 32
|
||||
Register Duplication : YES
|
||||
Optimize Instantiated Primitives : NO
|
||||
Use Clock Enable : Yes
|
||||
Use Synchronous Set : Yes
|
||||
Use Synchronous Reset : Yes
|
||||
Pack IO Registers into IOBs : Auto
|
||||
Equivalent register Removal : YES
|
||||
|
||||
---- General Options
|
||||
Optimization Goal : Speed
|
||||
Optimization Effort : 1
|
||||
Power Reduction : NO
|
||||
Keep Hierarchy : No
|
||||
Netlist Hierarchy : As_Optimized
|
||||
RTL Output : Yes
|
||||
Global Optimization : AllClockNets
|
||||
Read Cores : YES
|
||||
Write Timing Constraints : NO
|
||||
Cross Clock Analysis : NO
|
||||
Hierarchy Separator : /
|
||||
Bus Delimiter : <>
|
||||
Case Specifier : Maintain
|
||||
Slice Utilization Ratio : 100
|
||||
BRAM Utilization Ratio : 100
|
||||
DSP48 Utilization Ratio : 100
|
||||
Auto BRAM Packing : NO
|
||||
Slice Utilization Ratio Delta : 5
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
* HDL Parsing *
|
||||
=========================================================================
|
||||
Parsing VHDL file "/home/Luca/ISE/IEEE754Adder/equalCheck.vhd" into library work
|
||||
Parsing entity <equalCheck>.
|
||||
Parsing architecture <equalCheckArch> of entity <equalcheck>.
|
||||
|
||||
=========================================================================
|
||||
* HDL Elaboration *
|
||||
=========================================================================
|
||||
|
||||
Elaborating entity <equalCheck> (architecture <equalCheckArch>) with generics from library <work>.
|
||||
|
||||
=========================================================================
|
||||
* HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Synthesizing Unit <equalCheck>.
|
||||
Related source file is "/home/Luca/ISE/IEEE754Adder/equalCheck.vhd".
|
||||
BITCOUNT = 8
|
||||
Summary:
|
||||
Unit <equalCheck> synthesized.
|
||||
|
||||
=========================================================================
|
||||
HDL Synthesis Report
|
||||
|
||||
Macro Statistics
|
||||
# Xors : 1
|
||||
8-bit xor2 : 1
|
||||
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Advanced HDL Synthesis *
|
||||
=========================================================================
|
||||
|
||||
|
||||
=========================================================================
|
||||
Advanced HDL Synthesis Report
|
||||
|
||||
Macro Statistics
|
||||
# Xors : 1
|
||||
8-bit xor2 : 1
|
||||
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Low Level Synthesis *
|
||||
=========================================================================
|
||||
|
||||
Optimizing unit <equalCheck> ...
|
||||
|
||||
Mapping all equations...
|
||||
Building and optimizing final netlist ...
|
||||
Found area constraint ratio of 100 (+ 5) on block equalCheck, actual ratio is 0.
|
||||
|
||||
Final Macro Processing ...
|
||||
|
||||
=========================================================================
|
||||
Final Register Report
|
||||
|
||||
Found no macro
|
||||
=========================================================================
|
||||
|
||||
=========================================================================
|
||||
* Partition Report *
|
||||
=========================================================================
|
||||
|
||||
Partition Implementation Status
|
||||
-------------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
-------------------------------
|
||||
|
||||
=========================================================================
|
||||
* Design Summary *
|
||||
=========================================================================
|
||||
|
||||
Top Level Output File Name : equalCheck.ngc
|
||||
|
||||
Primitive and Black Box Usage:
|
||||
------------------------------
|
||||
# BELS : 4
|
||||
# LUT5 : 1
|
||||
# LUT6 : 3
|
||||
# IO Buffers : 17
|
||||
# IBUF : 16
|
||||
# OBUF : 1
|
||||
|
||||
Device utilization summary:
|
||||
---------------------------
|
||||
|
||||
Selected Device : xa6slx4csg225-3
|
||||
|
||||
|
||||
Slice Logic Utilization:
|
||||
Number of Slice LUTs: 4 out of 2400 0%
|
||||
Number used as Logic: 4 out of 2400 0%
|
||||
|
||||
Slice Logic Distribution:
|
||||
Number of LUT Flip Flop pairs used: 4
|
||||
Number with an unused Flip Flop: 4 out of 4 100%
|
||||
Number with an unused LUT: 0 out of 4 0%
|
||||
Number of fully used LUT-FF pairs: 0 out of 4 0%
|
||||
Number of unique control sets: 0
|
||||
|
||||
IO Utilization:
|
||||
Number of IOs: 17
|
||||
Number of bonded IOBs: 17 out of 132 12%
|
||||
|
||||
Specific Feature Utilization:
|
||||
|
||||
---------------------------
|
||||
Partition Resource Summary:
|
||||
---------------------------
|
||||
|
||||
No Partitions were found in this design.
|
||||
|
||||
---------------------------
|
||||
|
||||
|
||||
=========================================================================
|
||||
Timing Report
|
||||
|
||||
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
|
||||
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
|
||||
GENERATED AFTER PLACE-and-ROUTE.
|
||||
|
||||
Clock Information:
|
||||
------------------
|
||||
No clock signals found in this design
|
||||
|
||||
Asynchronous Control Signals Information:
|
||||
----------------------------------------
|
||||
No asynchronous control signals found in this design
|
||||
|
||||
Timing Summary:
|
||||
---------------
|
||||
Speed Grade: -3
|
||||
|
||||
Minimum period: No path found
|
||||
Minimum input arrival time before clock: No path found
|
||||
Maximum output required time after clock: No path found
|
||||
Maximum combinational path delay: 7.658ns
|
||||
|
||||
Timing Details:
|
||||
---------------
|
||||
All values displayed in nanoseconds (ns)
|
||||
|
||||
=========================================================================
|
||||
Timing constraint: Default path analysis
|
||||
Total number of paths / destination ports: 20 / 1
|
||||
-------------------------------------------------------------------------
|
||||
Delay: 7.658ns (Levels of Logic = 5)
|
||||
Source: X<7> (PAD)
|
||||
Destination: isEqual (PAD)
|
||||
|
||||
Data Path: X<7> to isEqual
|
||||
Gate Net
|
||||
Cell:in->out fanout Delay Delay Logical Name (Net Name)
|
||||
---------------------------------------- ------------
|
||||
IBUF:I->O 1 1.222 0.944 X_7_IBUF (X_7_IBUF)
|
||||
LUT6:I0->O 1 0.203 0.924 isEqual<0>4 (isEqual<0>3)
|
||||
LUT5:I0->O 1 0.203 0.808 isEqual<0>5_SW0 (N2)
|
||||
LUT6:I3->O 1 0.205 0.579 isEqual<0>5 (isEqual_OBUF)
|
||||
OBUF:I->O 2.571 isEqual_OBUF (isEqual)
|
||||
----------------------------------------
|
||||
Total 7.658ns (4.404ns logic, 3.254ns route)
|
||||
(57.5% logic, 42.5% route)
|
||||
|
||||
=========================================================================
|
||||
|
||||
Cross Clock Domains Report:
|
||||
--------------------------
|
||||
|
||||
=========================================================================
|
||||
|
||||
|
||||
Total REAL time to Xst completion: 3.00 secs
|
||||
Total CPU time to Xst completion: 3.71 secs
|
||||
|
||||
-->
|
||||
|
||||
|
||||
Total memory usage is 474280 kilobytes
|
||||
|
||||
Number of errors : 0 ( 0 filtered)
|
||||
Number of warnings : 0 ( 0 filtered)
|
||||
Number of infos : 0 ( 0 filtered)
|
||||
|
||||
@@ -1,52 +0,0 @@
|
||||
set -tmpdir "xst/projnav.tmp"
|
||||
set -xsthdpdir "xst"
|
||||
run
|
||||
-ifn equalCheck.prj
|
||||
-ofn equalCheck
|
||||
-ofmt NGC
|
||||
-p xa6slx4-3-csg225
|
||||
-top equalCheck
|
||||
-opt_mode Speed
|
||||
-opt_level 1
|
||||
-power NO
|
||||
-iuc NO
|
||||
-keep_hierarchy No
|
||||
-netlist_hierarchy As_Optimized
|
||||
-rtlview Yes
|
||||
-glob_opt AllClockNets
|
||||
-read_cores YES
|
||||
-write_timing_constraints NO
|
||||
-cross_clock_analysis NO
|
||||
-hierarchy_separator /
|
||||
-bus_delimiter <>
|
||||
-case Maintain
|
||||
-slice_utilization_ratio 100
|
||||
-bram_utilization_ratio 100
|
||||
-dsp_utilization_ratio 100
|
||||
-lc Auto
|
||||
-reduce_control_sets Auto
|
||||
-fsm_extract YES -fsm_encoding Auto
|
||||
-safe_implementation No
|
||||
-fsm_style LUT
|
||||
-ram_extract Yes
|
||||
-ram_style Auto
|
||||
-rom_extract Yes
|
||||
-shreg_extract YES
|
||||
-rom_style Auto
|
||||
-auto_bram_packing NO
|
||||
-resource_sharing YES
|
||||
-async_to_sync NO
|
||||
-shreg_min_size 2
|
||||
-use_dsp48 Auto
|
||||
-iobuf YES
|
||||
-max_fanout 100000
|
||||
-bufg 32
|
||||
-register_duplication YES
|
||||
-register_balancing No
|
||||
-optimize_primitives NO
|
||||
-use_clock_enable Yes
|
||||
-use_sync_set Yes
|
||||
-use_sync_reset Yes
|
||||
-iob Auto
|
||||
-equivalent_register_removal YES
|
||||
-slice_utilization_ratio_maxmargin 5
|
||||
@@ -1,388 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx System Settings Report</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<center><big><big><b>System Settings</b></big></big></center><br>
|
||||
<A NAME="Environment Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Environment Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Environment Variable</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>LD_LIBRARY_PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:<br>/opt/Xilinx/14.7/ISE_DS/common/lib/lin64</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>PATH</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:<br>/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:<br>/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:<br>/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:<br>/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:<br>/usr/lib64/qt-3.3/bin:<br>/usr/local/bin:<br>/usr/bin:<br>/bin:<br>/usr/local/sbin:<br>/usr/sbin:<br>/sbin:<br>/home/Luca/bin</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE/</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_DSP</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/ISE</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_EDK</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/EDK</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>XILINX_PLANAHEAD</td>
|
||||
<td>/opt/Xilinx/14.7/ISE_DS/PlanAhead</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Synthesis Property Settings"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>Synthesis Property Settings </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Switch Name</b></td>
|
||||
<td><b>Property Name</b></td>
|
||||
<td><b>Value</b></td>
|
||||
<td><b>Default Value</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ifn</td>
|
||||
<td> </td>
|
||||
<td>equalCheck.prj</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofn</td>
|
||||
<td> </td>
|
||||
<td>equalCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ofmt</td>
|
||||
<td> </td>
|
||||
<td>NGC</td>
|
||||
<td>NGC</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-p</td>
|
||||
<td> </td>
|
||||
<td>xa6slx4-3-csg225</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-top</td>
|
||||
<td> </td>
|
||||
<td>equalCheck</td>
|
||||
<td> </td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_mode</td>
|
||||
<td>Optimization Goal</td>
|
||||
<td>Speed</td>
|
||||
<td>Speed</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-opt_level</td>
|
||||
<td>Optimization Effort</td>
|
||||
<td>1</td>
|
||||
<td>1</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-power</td>
|
||||
<td>Power Reduction</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iuc</td>
|
||||
<td>Use synthesis Constraints File</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-keep_hierarchy</td>
|
||||
<td>Keep Hierarchy</td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-netlist_hierarchy</td>
|
||||
<td>Netlist Hierarchy</td>
|
||||
<td>As_Optimized</td>
|
||||
<td>As_Optimized</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rtlview</td>
|
||||
<td>Generate RTL Schematic</td>
|
||||
<td>Yes</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-glob_opt</td>
|
||||
<td>Global Optimization Goal</td>
|
||||
<td>AllClockNets</td>
|
||||
<td>AllClockNets</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-read_cores</td>
|
||||
<td>Read Cores</td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-write_timing_constraints</td>
|
||||
<td>Write Timing Constraints</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-cross_clock_analysis</td>
|
||||
<td>Cross Clock Analysis</td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bus_delimiter</td>
|
||||
<td>Bus Delimiter</td>
|
||||
<td><></td>
|
||||
<td><></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio</td>
|
||||
<td>Slice Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bram_utilization_ratio</td>
|
||||
<td>BRAM Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-dsp_utilization_ratio</td>
|
||||
<td>DSP Utilization Ratio</td>
|
||||
<td>100</td>
|
||||
<td>100</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-reduce_control_sets</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_encoding</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-safe_implementation</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-fsm_style</td>
|
||||
<td> </td>
|
||||
<td>LUT</td>
|
||||
<td>LUT</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-ram_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_extract</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-shreg_extract</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-rom_style</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-auto_bram_packing</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-resource_sharing</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-async_to_sync</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_dsp48</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iobuf</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-max_fanout</td>
|
||||
<td> </td>
|
||||
<td>100000</td>
|
||||
<td>100000</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-bufg</td>
|
||||
<td> </td>
|
||||
<td>32</td>
|
||||
<td>16</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_duplication</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-register_balancing</td>
|
||||
<td> </td>
|
||||
<td>No</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-optimize_primitives</td>
|
||||
<td> </td>
|
||||
<td>NO</td>
|
||||
<td>No</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_clock_enable</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_set</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-use_sync_reset</td>
|
||||
<td> </td>
|
||||
<td>Yes</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-iob</td>
|
||||
<td> </td>
|
||||
<td>Auto</td>
|
||||
<td>Auto</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-equivalent_register_removal</td>
|
||||
<td> </td>
|
||||
<td>YES</td>
|
||||
<td>Yes</td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>-slice_utilization_ratio_maxmargin</td>
|
||||
<td> </td>
|
||||
<td>5</td>
|
||||
<td>0</td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
<A NAME="Operating System Information"></A>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='5'><B> Operating System Information </B></TD>
|
||||
</tr>
|
||||
<tr bgcolor='#ffff99'>
|
||||
<td><b>Operating System Information</b></td>
|
||||
<td><b>xst</b></td>
|
||||
<td><b>ngdbuild</b></td>
|
||||
<td><b>map</b></td>
|
||||
<td><b>par</b></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>CPU Architecture/Speed</td>
|
||||
<td>Intel Core Processor (Haswell, no TSX)/2494.222 MHz</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>Host</td>
|
||||
<td>Xilinx</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Name</td>
|
||||
<td>CentOS</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
<tr>
|
||||
<td>OS Release</td>
|
||||
<td>CentOS release 6.10 (Final)</td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
<td><font color=gray>< data not available ></font></td>
|
||||
</tr>
|
||||
</TABLE>
|
||||
</BODY> </HTML>
|
||||
@@ -1,106 +0,0 @@
|
||||
<HTML><HEAD><TITLE>Xilinx Design Summary</TITLE></HEAD>
|
||||
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
||||
<TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
||||
<TD ALIGN=CENTER COLSPAN='4'><B>SpecialCasesCheck Project Status (08/24/2019 - 12:12:36)</B></TD></TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Project File:</B></TD>
|
||||
<TD>IEEE754Adder.xise</TD>
|
||||
<TD BGCOLOR='#FFFF99'><b>Parser Errors:</b></TD>
|
||||
<TD> No Errors </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Module Name:</B></TD>
|
||||
<TD>equalCheck</TD>
|
||||
<TD BGCOLOR='#FFFF99'><B>Implementation State:</B></TD>
|
||||
<TD>Placed and Routed</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Target Device:</B></TD>
|
||||
<TD>xa6slx4-3csg225</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Errors:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Product Version:</B></TD><TD>ISE 14.7</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Warnings:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Goal:</B></dif></TD>
|
||||
<TD>Balanced</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Routing Results:</B></LI></UL></TD>
|
||||
<TD>
|
||||
</TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Design Strategy:</B></dif></TD>
|
||||
<TD><A HREF_DISABLED='Xilinx Default (unlocked)?&DataKey=Strategy'>Xilinx Default (unlocked)</A></TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Timing Constraints:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
<TR ALIGN=LEFT>
|
||||
<TD BGCOLOR='#FFFF99'><B>Environment:</B></dif></TD>
|
||||
<TD>
|
||||
<A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/equalCheck_envsettings.html'>
|
||||
System Settings</A>
|
||||
</TD>
|
||||
<TD BGCOLOR='#FFFF99'><UL><LI><B>Final Timing Score:</B></LI></UL></TD>
|
||||
<TD> </TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='4'><B>Device Utilization Summary (estimated values)</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DeviceUtilizationSummary(estimatedvalues)"><B>[-]</B></a></TD></TR>
|
||||
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
|
||||
<TD ALIGN=LEFT><B>Logic Utilization</B></TD><TD><B>Used</B></TD><TD><B>Available</B></TD><TD COLSPAN='2'><B>Utilization</B></TD></TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice LUTs</TD>
|
||||
<TD ALIGN=RIGHT>4</TD>
|
||||
<TD ALIGN=RIGHT>2400</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>0%</TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of fully used LUT-FF pairs</TD>
|
||||
<TD ALIGN=RIGHT>0</TD>
|
||||
<TD ALIGN=RIGHT>4</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>0%</TD>
|
||||
</TR>
|
||||
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of bonded IOBs</TD>
|
||||
<TD ALIGN=RIGHT>17</TD>
|
||||
<TD ALIGN=RIGHT>132</TD>
|
||||
<TD ALIGN=RIGHT COLSPAN='2'>12%</TD>
|
||||
</TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='6'><B>Detailed Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DetailedReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD>
|
||||
<TD ALIGN=LEFT><B>Errors</B></TD><TD ALIGN=LEFT><B>Warnings</B></TD><TD ALIGN=LEFT COLSPAN='2'><B>Infos</B></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/equalCheck.syr'>Synthesis Report</A></TD><TD>Current</TD><TD>Sat Aug 24 10:22:02 2019</TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Translation Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Map Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Place and Route Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>CPLD Fitter Report (Text)</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Power Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Post-PAR Static Timing Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
<TR ALIGN=LEFT><TD>Bitgen Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
||||
</TABLE>
|
||||
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='3'><B>Secondary Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=SecondaryReports"><B>[-]</B></a></TD></TR>
|
||||
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD COLSPAN='2'><B>Generated</B></TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/isim.log'>ISIM Simulator Log</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 12:11:57 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/netgen/synthesis/SpecialCasesCheck_synthesis.nlf'>Post-Synthesis Simulation Model Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:53:07 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/usage_statistics_webtalk.html'>WebTalk Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:52:31 2019</TD></TR>
|
||||
<TR ALIGN=LEFT><TD><A HREF_DISABLED='/home/Luca/ISE/IEEE754Adder/webtalk.log'>WebTalk Log File</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>Sat Aug 24 10:52:32 2019</TD></TR>
|
||||
</TABLE>
|
||||
|
||||
|
||||
<br><center><b>Date Generated:</b> 08/24/2019 - 12:12:36</center>
|
||||
</BODY></HTML>
|
||||
@@ -1,165 +0,0 @@
|
||||
<?xml version="1.0" encoding="UTF-8" standalone="yes" ?>
|
||||
<document OS="lin64" product="ISE" version="14.7">
|
||||
|
||||
<!--The data in this file is primarily intended for consumption by Xilinx tools.
|
||||
The structure and the elements are likely to change over the next few releases.
|
||||
This means code written to parse this file will need to be revisited each subsequent release.-->
|
||||
|
||||
<application stringID="Xst" timeStamp="Sat Aug 24 10:21:59 2019">
|
||||
<section stringID="User_Env">
|
||||
<table stringID="User_EnvVar">
|
||||
<column stringID="variable"/>
|
||||
<column stringID="value"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="variable" value="XILINX_DSP"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="variable" value="LD_LIBRARY_PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//lib/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/lib/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/lib/lin64:/opt/Xilinx/14.7/ISE_DS/common/lib/lin64"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="variable" value="XILINX_EDK"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/EDK"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="variable" value="PATH"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE//bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64:/opt/Xilinx/14.7/ISE_DS/ISE/sysgen/util:/opt/Xilinx/14.7/ISE_DS/ISE/../../../DocNav:/opt/Xilinx/14.7/ISE_DS/PlanAhead/bin:/opt/Xilinx/14.7/ISE_DS/EDK/bin/lin64:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/powerpc-eabi/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/arm/lin/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_be/bin:/opt/Xilinx/14.7/ISE_DS/EDK/gnu/microblaze/linux_toolchain/lin64_le/bin:/opt/Xilinx/14.7/ISE_DS/common/bin/lin64:/usr/lib64/qt-3.3/bin:/usr/local/bin:/usr/bin:/bin:/usr/local/sbin:/usr/sbin:/sbin:/home/Luca/bin"/>
|
||||
</row>
|
||||
<row stringID="row" value="4">
|
||||
<item stringID="variable" value="XILINX_PLANAHEAD"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/PlanAhead"/>
|
||||
</row>
|
||||
<row stringID="row" value="5">
|
||||
<item stringID="variable" value="XILINX"/>
|
||||
<item stringID="value" value="/opt/Xilinx/14.7/ISE_DS/ISE/"/>
|
||||
</row>
|
||||
</table>
|
||||
<item stringID="User_EnvOs" value="OS Information">
|
||||
<item stringID="User_EnvOsname" value="CentOS"/>
|
||||
<item stringID="User_EnvOsrelease" value="CentOS release 6.10 (Final)"/>
|
||||
</item>
|
||||
<item stringID="User_EnvHost" value="Xilinx"/>
|
||||
<table stringID="User_EnvCpu">
|
||||
<column stringID="arch"/>
|
||||
<column stringID="speed"/>
|
||||
<row stringID="row" value="0">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="1">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="2">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
<row stringID="row" value="3">
|
||||
<item stringID="arch" value="Intel Core Processor (Haswell, no TSX)"/>
|
||||
<item stringID="speed" value="2494.222 MHz"/>
|
||||
</row>
|
||||
</table>
|
||||
</section>
|
||||
<section stringID="XST_OPTION_SUMMARY">
|
||||
<item DEFAULT="" label="-ifn" stringID="XST_IFN" value="equalCheck.prj"/>
|
||||
<item DEFAULT="" label="-ofn" stringID="XST_OFN" value="equalCheck"/>
|
||||
<item DEFAULT="NGC" label="-ofmt" stringID="XST_OFMT" value="NGC"/>
|
||||
<item DEFAULT="" label="-p" stringID="XST_P" value="xa6slx4-3-csg225"/>
|
||||
<item DEFAULT="" label="-top" stringID="XST_TOP" value="equalCheck"/>
|
||||
<item DEFAULT="Speed" label="-opt_mode" stringID="XST_OPTMODE" value="Speed"/>
|
||||
<item DEFAULT="1" label="-opt_level" stringID="XST_OPTLEVEL" value="1"/>
|
||||
<item DEFAULT="No" label="-power" stringID="XST_POWER" value="NO"/>
|
||||
<item DEFAULT="No" label="-iuc" stringID="XST_IUC" value="NO"/>
|
||||
<item DEFAULT="No" label="-keep_hierarchy" stringID="XST_KEEPHIERARCHY" value="No"/>
|
||||
<item DEFAULT="As_Optimized" label="-netlist_hierarchy" stringID="XST_NETLISTHIERARCHY" value="As_Optimized"/>
|
||||
<item DEFAULT="No" label="-rtlview" stringID="XST_RTLVIEW" value="Yes"/>
|
||||
<item DEFAULT="AllClockNets" label="-glob_opt" stringID="XST_GLOBOPT" value="AllClockNets"/>
|
||||
<item DEFAULT="Yes" label="-read_cores" stringID="XST_READCORES" value="YES"/>
|
||||
<item DEFAULT="No" label="-write_timing_constraints" stringID="XST_WRITETIMINGCONSTRAINTS" value="NO"/>
|
||||
<item DEFAULT="No" label="-cross_clock_analysis" stringID="XST_CROSSCLOCKANALYSIS" value="NO"/>
|
||||
<item DEFAULT="/" stringID="XST_HIERARCHYSEPARATOR" value="/"/>
|
||||
<item DEFAULT="<>" label="-bus_delimiter" stringID="XST_BUSDELIMITER" value="<>"/>
|
||||
<item DEFAULT="Maintain" stringID="XST_CASE" value="Maintain"/>
|
||||
<item DEFAULT="100" label="-slice_utilization_ratio" stringID="XST_SLICEUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="100" label="-bram_utilization_ratio" stringID="XST_BRAMUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="100" label="-dsp_utilization_ratio" stringID="XST_DSPUTILIZATIONRATIO" value="100"/>
|
||||
<item DEFAULT="Auto" stringID="XST_LC" value="Auto"/>
|
||||
<item DEFAULT="Auto" label="-reduce_control_sets" stringID="XST_REDUCECONTROLSETS" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-fsm_extract" stringID="XST_FSMEXTRACT" value="YES"/>
|
||||
<item DEFAULT="Auto" label="-fsm_encoding" stringID="XST_FSMENCODING" value="Auto"/>
|
||||
<item DEFAULT="No" label="-safe_implementation" stringID="XST_SAFEIMPLEMENTATION" value="No"/>
|
||||
<item DEFAULT="LUT" label="-fsm_style" stringID="XST_FSMSTYLE" value="LUT"/>
|
||||
<item DEFAULT="Yes" label="-ram_extract" stringID="XST_RAMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-ram_style" stringID="XST_RAMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-rom_extract" stringID="XST_ROMEXTRACT" value="Yes"/>
|
||||
<item DEFAULT="Yes" label="-shreg_extract" stringID="XST_SHREGEXTRACT" value="YES"/>
|
||||
<item DEFAULT="Auto" label="-rom_style" stringID="XST_ROMSTYLE" value="Auto"/>
|
||||
<item DEFAULT="No" label="-auto_bram_packing" stringID="XST_AUTOBRAMPACKING" value="NO"/>
|
||||
<item DEFAULT="Yes" label="-resource_sharing" stringID="XST_RESOURCESHARING" value="YES"/>
|
||||
<item DEFAULT="No" label="-async_to_sync" stringID="XST_ASYNCTOSYNC" value="NO"/>
|
||||
<item DEFAULT="2" stringID="XST_SHREGMINSIZE" value="2"/>
|
||||
<item DEFAULT="Auto" label="-use_dsp48" stringID="XST_USEDSP48" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-iobuf" stringID="XST_IOBUF" value="YES"/>
|
||||
<item DEFAULT="100000" label="-max_fanout" stringID="XST_MAXFANOUT" value="100000"/>
|
||||
<item DEFAULT="16" label="-bufg" stringID="XST_BUFG" value="32"/>
|
||||
<item DEFAULT="Yes" label="-register_duplication" stringID="XST_REGISTERDUPLICATION" value="YES"/>
|
||||
<item DEFAULT="No" label="-register_balancing" stringID="XST_REGISTERBALANCING" value="No"/>
|
||||
<item DEFAULT="No" label="-optimize_primitives" stringID="XST_OPTIMIZEPRIMITIVES" value="NO"/>
|
||||
<item DEFAULT="Auto" label="-use_clock_enable" stringID="XST_USECLOCKENABLE" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-use_sync_set" stringID="XST_USESYNCSET" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-use_sync_reset" stringID="XST_USESYNCRESET" value="Yes"/>
|
||||
<item DEFAULT="Auto" label="-iob" stringID="XST_IOB" value="Auto"/>
|
||||
<item DEFAULT="Yes" label="-equivalent_register_removal" stringID="XST_EQUIVALENTREGISTERREMOVAL" value="YES"/>
|
||||
<item DEFAULT="0" label="-slice_utilization_ratio_maxmargin" stringID="XST_SLICEUTILIZATIONRATIOMAXMARGIN" value="5"/>
|
||||
</section>
|
||||
<section stringID="XST_HDL_SYNTHESIS_REPORT">
|
||||
<item dataType="int" stringID="XST_XORS" value="1"></item>
|
||||
</section>
|
||||
<section stringID="XST_ADVANCED_HDL_SYNTHESIS_REPORT">
|
||||
<item dataType="int" stringID="XST_XORS" value="1"></item>
|
||||
</section>
|
||||
<section stringID="XST_FINAL_REGISTER_REPORTFOUND_NO_MACRO"/>
|
||||
<section stringID="XST_PARTITION_REPORT">
|
||||
<section stringID="XST_PARTITION_IMPLEMENTATION_STATUS">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_DESIGN_SUMMARY">
|
||||
<section stringID="XST_">
|
||||
<item stringID="XST_TOP_LEVEL_OUTPUT_FILE_NAME" value="equalCheck.ngc"/>
|
||||
</section>
|
||||
<section stringID="XST_PRIMITIVE_AND_BLACK_BOX_USAGE">
|
||||
<item dataType="int" stringID="XST_BELS" value="4">
|
||||
<item dataType="int" stringID="XST_LUT5" value="1"/>
|
||||
<item dataType="int" stringID="XST_LUT6" value="3"/>
|
||||
</item>
|
||||
<item dataType="int" stringID="XST_IO_BUFFERS" value="17">
|
||||
<item dataType="int" stringID="XST_IBUF" value="16"/>
|
||||
<item dataType="int" stringID="XST_OBUF" value="1"/>
|
||||
</item>
|
||||
</section>
|
||||
</section>
|
||||
<section stringID="XST_DEVICE_UTILIZATION_SUMMARY">
|
||||
<item stringID="XST_SELECTED_DEVICE" value="xa6slx4csg225-3"/>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number of Slice LUTs" stringID="XST_NUMBER_OF_SLICE_LUTS" value="4"/>
|
||||
<item AVAILABLE="2400" dataType="int" label="Number used as Logic" stringID="XST_NUMBER_USED_AS_LOGIC" value="4"/>
|
||||
<item dataType="int" label="Number of LUT Flip Flop pairs used" stringID="XST_NUMBER_OF_LUT_FLIP_FLOP_PAIRS_USED" value="4"/>
|
||||
<item AVAILABLE="4" dataType="int" label="Number with an unused Flip Flop" stringID="XST_NUMBER_WITH_AN_UNUSED_FLIP_FLOP" value="4"/>
|
||||
<item AVAILABLE="4" dataType="int" label="Number with an unused LUT" stringID="XST_NUMBER_WITH_AN_UNUSED_LUT" value="0"/>
|
||||
<item AVAILABLE="4" dataType="int" label="Number of fully used LUT-FF pairs" stringID="XST_NUMBER_OF_FULLY_USED_LUTFF_PAIRS" value="0"/>
|
||||
<item dataType="int" label="Number of unique control sets" stringID="XST_NUMBER_OF_UNIQUE_CONTROL_SETS" value="0"/>
|
||||
<item dataType="int" label="Number of IOs" stringID="XST_NUMBER_OF_IOS" value="17"/>
|
||||
<item AVAILABLE="132" dataType="int" label="Number of bonded IOBs" stringID="XST_NUMBER_OF_BONDED_IOBS" value="17"/>
|
||||
</section>
|
||||
<section stringID="XST_PARTITION_RESOURCE_SUMMARY">
|
||||
<section stringID="XST_NO_PARTITIONS_WERE_FOUND_IN_THIS_DESIGN"/>
|
||||
</section>
|
||||
<section stringID="XST_ERRORS_STATISTICS">
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_ERRORS" value="0"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_WARNINGS" value="0"/>
|
||||
<item dataType="int" filtered="0" stringID="XST_NUMBER_OF_INFOS" value="0"/>
|
||||
</section>
|
||||
</application>
|
||||
|
||||
</document>
|
||||
@@ -1,120 +0,0 @@
|
||||
<?xml version='1.0' encoding='utf-8'?>
|
||||
<!--This is an ISE project configuration file.-->
|
||||
<!--It holds project specific layout data for the projectmgr plugin.-->
|
||||
<!--Copyright (c) 1995-2009 Xilinx, Inc. All rights reserved.-->
|
||||
<Project version="2" owner="projectmgr" name="IEEE754Adder" >
|
||||
<!--This is an ISE project configuration file.-->
|
||||
<ItemView engineview="SynthesisOnly" guiview="Source" compilemode="AutoCompile" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>2</ClosedNodesVersion>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>SpecialCasesCheck - SpecialCasesCheckArch (/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd)</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff00000000000000010000000100000000000000000000000000000000020200000001000000010000006400000222000000020000000000000000000000000200000064ffffffff000000810000000300000002000002220000000100000003000000000000000100000003</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >true</UserChangedColumnWidths>
|
||||
<CurrentItem>SpecialCasesCheck - SpecialCasesCheckArch (/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd)</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView engineview="SynthesisOnly" sourcetype="" guiview="Process" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
<ClosedNode>Design Utilities/Compile HDL Simulation Libraries</ClosedNode>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>Regenerate All Cores</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff00000000000000010000000100000000000000000000000000000000000000000000000160000000010000000100000000000000000000000064ffffffff000000810000000000000001000001600000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>Regenerate All Cores</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView guiview="File" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>SpecialCasesTest.vhd</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff0000000000000001000000000000000001000000000000000000000000000000000000039f000000040101000100000000000000000000000064ffffffff000000810000000000000004000000510000000100000000000000290000000100000000000000840000000100000000000002a10000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>SpecialCasesTest.vhd</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView guiview="Library" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
<ClosedNode>work</ClosedNode>
|
||||
</ClosedNodes>
|
||||
<SelectedItems/>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff00000000000000010000000000000000010000000000000000000000000000000000000128000000010001000100000000000000000000000064ffffffff000000810000000000000001000001280000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>work</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView engineview="SynthesisOnly" sourcetype="DESUT_VHDL_ARCHITECTURE" guiview="Process" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
<ClosedNode>Configure Target Device</ClosedNode>
|
||||
<ClosedNode>Implement Design/Map</ClosedNode>
|
||||
<ClosedNode>Implement Design/Place & Route/Back-annotate Pin Locations</ClosedNode>
|
||||
<ClosedNode>Implement Design/Place & Route/Generate IBIS Model</ClosedNode>
|
||||
<ClosedNode>Implement Design/Place & Route/Generate Post-Place & Route Static Timing</ClosedNode>
|
||||
<ClosedNode>Implement Design/Translate</ClosedNode>
|
||||
<ClosedNode>User Constraints</ClosedNode>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>View RTL Schematic</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff000000000000000100000001000000000000000000000000000000000000000000000000e3000000010000000100000000000000000000000064ffffffff000000810000000000000001000000e30000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>View RTL Schematic</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView engineview="BehavioralSim" guiview="Source" compilemode="AutoCompile" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>2</ClosedNodesVersion>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>SpecialCasesTest - behavior (/home/Luca/ISE/IEEE754Adder/SpecialCasesTest.vhd)</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff00000000000000010000000100000000000000000000000000000000020200000001000000010000006400000248000000020000000000000000000000000200000064ffffffff000000810000000300000002000002480000000100000003000000000000000100000003</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >true</UserChangedColumnWidths>
|
||||
<CurrentItem>SpecialCasesTest - behavior (/home/Luca/ISE/IEEE754Adder/SpecialCasesTest.vhd)</CurrentItem>
|
||||
</ItemView>
|
||||
<ItemView engineview="BehavioralSim" sourcetype="" guiview="Process" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>Design Utilities</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff0000000000000001000000010000000000000000000000000000000000000000000000016c000000010000000100000000000000000000000064ffffffff0000008100000000000000010000016c0000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>Design Utilities</CurrentItem>
|
||||
</ItemView>
|
||||
<SourceProcessView>000000ff00000000000000020000014c0000011d01000000060100000002</SourceProcessView>
|
||||
<CurrentView>Behavioral Simulation</CurrentView>
|
||||
<ItemView engineview="BehavioralSim" sourcetype="DESUT_VHDL_ARCHITECTURE" guiview="Process" >
|
||||
<ClosedNodes>
|
||||
<ClosedNodesVersion>1</ClosedNodesVersion>
|
||||
</ClosedNodes>
|
||||
<SelectedItems>
|
||||
<SelectedItem>Simulate Behavioral Model</SelectedItem>
|
||||
</SelectedItems>
|
||||
<ScrollbarPosition orientation="vertical" >0</ScrollbarPosition>
|
||||
<ScrollbarPosition orientation="horizontal" >0</ScrollbarPosition>
|
||||
<ViewHeaderState orientation="horizontal" >000000ff00000000000000010000000100000000000000000000000000000000000000000000000140000000010000000100000000000000000000000064ffffffff000000810000000000000001000001400000000100000000</ViewHeaderState>
|
||||
<UserChangedColumnWidths orientation="horizontal" >false</UserChangedColumnWidths>
|
||||
<CurrentItem>Simulate Behavioral Model</CurrentItem>
|
||||
</ItemView>
|
||||
</Project>
|
||||
@@ -1,215 +0,0 @@
|
||||
<?xml version='1.0' encoding='UTF-8'?>
|
||||
<report-views version="2.0" >
|
||||
<header>
|
||||
<DateModified>2019-08-24T12:13:27</DateModified>
|
||||
<ModuleName>SpecialCasesCheck</ModuleName>
|
||||
<SummaryTimeStamp>2019-08-24T10:53:09</SummaryTimeStamp>
|
||||
<SavedFilePath>/home/Luca/ISE/IEEE754Adder/iseconfig/SpecialCasesCheck.xreport</SavedFilePath>
|
||||
<ImplementationReportsDirectory>/home/Luca/ISE/IEEE754Adder/</ImplementationReportsDirectory>
|
||||
<DateInitialized>2019-08-24T10:27:23</DateInitialized>
|
||||
<EnableMessageFiltering>false</EnableMessageFiltering>
|
||||
</header>
|
||||
<body>
|
||||
<viewgroup label="Design Overview" >
|
||||
<view inputState="Unknown" program="implementation" ShowPartitionData="false" type="FPGASummary" file="SpecialCasesCheck_summary.html" label="Summary" >
|
||||
<toc-item title="Design Overview" target="Design Overview" />
|
||||
<toc-item title="Design Utilization Summary" target="Design Utilization Summary" />
|
||||
<toc-item title="Performance Summary" target="Performance Summary" />
|
||||
<toc-item title="Failing Constraints" target="Failing Constraints" />
|
||||
<toc-item title="Detailed Reports" target="Detailed Reports" />
|
||||
</view>
|
||||
<view inputState="Unknown" program="implementation" contextTags="FPGA_ONLY" hidden="true" type="HTML" file="SpecialCasesCheck_envsettings.html" label="System Settings" />
|
||||
<view inputState="Translated" program="map" locator="MAP_IOB_TABLE" contextTags="FPGA_ONLY" type="IOBProperties" file="SpecialCasesCheck_map.xrpt" label="IOB Properties" />
|
||||
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Control_Sets" file="SpecialCasesCheck_map.xrpt" label="Control Set Information" />
|
||||
<view inputState="Translated" program="map" locator="MAP_MODULE_HIERARCHY" contextTags="FPGA_ONLY" type="Module_Utilization" file="SpecialCasesCheck_map.xrpt" label="Module Level Utilization" />
|
||||
<view inputState="Mapped" program="par" locator="CONSTRAINT_TABLE" contextTags="FPGA_ONLY" type="ConstraintsData" file="SpecialCasesCheck.ptwx" label="Timing Constraints" translator="ptwxToTableXML.xslt" />
|
||||
<view inputState="Mapped" program="par" locator="PAR_PINOUT_BY_PIN_NUMBER" contextTags="FPGA_ONLY" type="PinoutData" file="SpecialCasesCheck_par.xrpt" label="Pinout Report" />
|
||||
<view inputState="Mapped" program="par" locator="PAR_CLOCK_TABLE" contextTags="FPGA_ONLY" type="ClocksData" file="SpecialCasesCheck_par.xrpt" label="Clock Report" />
|
||||
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY,EDK_OFF" type="Timing_Analyzer" file="SpecialCasesCheck.twx" label="Static Timing" />
|
||||
<view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="EXTERNAL_HTML" file="SpecialCasesCheck_html/fit/report.htm" label="CPLD Fitter Report" />
|
||||
<view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="EXTERNAL_HTML" file="SpecialCasesCheck_html/tim/report.htm" label="CPLD Timing Report" />
|
||||
</viewgroup>
|
||||
<viewgroup label="XPS Errors and Warnings" >
|
||||
<view program="platgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/platgen.xmsgs" label="Platgen Messages" />
|
||||
<view program="simgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/simgen.xmsgs" label="Simgen Messages" />
|
||||
<view program="bitinit" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/bitinit.xmsgs" label="BitInit Messages" />
|
||||
</viewgroup>
|
||||
<viewgroup label="XPS Reports" >
|
||||
<view inputState="PreSynthesized" program="platgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="platgen.log" label="Platgen Log File" />
|
||||
<view inputState="PreSynthesized" program="simgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="simgen.log" label="Simgen Log File" />
|
||||
<view inputState="PreSynthesized" program="bitinit" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="bitinit.log" label="BitInit Log File" />
|
||||
<view inputState="PreSynthesized" program="system" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="SpecialCasesCheck.log" label="System Log File" />
|
||||
</viewgroup>
|
||||
<viewgroup label="Errors and Warnings" >
|
||||
<view program="pn" WrapMessages="true" contextTags="EDK_OFF" type="MessageList" hideColumns="Filtered, New" file="_xmsgs/pn_parser.xmsgs" label="Parser Messages" />
|
||||
<view program="xst" WrapMessages="true" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="MessageList" hideColumns="Filtered" file="_xmsgs/xst.xmsgs" label="Synthesis Messages" />
|
||||
<view inputState="Synthesized" program="ngdbuild" WrapMessages="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/ngdbuild.xmsgs" label="Translation Messages" />
|
||||
<view inputState="Translated" program="map" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/map.xmsgs" label="Map Messages" />
|
||||
<view inputState="Mapped" program="par" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/par.xmsgs" label="Place and Route Messages" />
|
||||
<view inputState="Routed" program="trce" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/trce.xmsgs" label="Timing Messages" />
|
||||
<view inputState="Routed" program="xpwr" WrapMessages="true" contextTags="EDK_OFF" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/xpwr.xmsgs" label="Power Messages" />
|
||||
<view inputState="Routed" program="bitgen" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/bitgen.xmsgs" label="Bitgen Messages" />
|
||||
<view inputState="Translated" program="cpldfit" WrapMessages="true" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/cpldfit.xmsgs" label="Fitter Messages" />
|
||||
<view inputState="Current" program="implementation" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/map.xmsgs,_xmsgs/par.xmsgs,_xmsgs/trce.xmsgs,_xmsgs/xpwr.xmsgs,_xmsgs/bitgen.xmsgs" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages" />
|
||||
<view inputState="Current" program="fitting" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/cpldfit.xmsgs,_xmsgs/xpwr.xmsgs" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="CPLD_MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages (CPLD)" />
|
||||
</viewgroup>
|
||||
<viewgroup label="Detailed Reports" >
|
||||
<view program="xst" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="Report" file="SpecialCasesCheck.syr" label="Synthesis Report" >
|
||||
<toc-item title="Top of Report" target="Copyright " searchDir="Forward" />
|
||||
<toc-item title="Synthesis Options Summary" target=" Synthesis Options Summary " />
|
||||
<toc-item title="HDL Compilation" target=" HDL Compilation " />
|
||||
<toc-item title="Design Hierarchy Analysis" target=" Design Hierarchy Analysis " />
|
||||
<toc-item title="HDL Analysis" target=" HDL Analysis " />
|
||||
<toc-item title="HDL Parsing" target=" HDL Parsing " />
|
||||
<toc-item title="HDL Elaboration" target=" HDL Elaboration " />
|
||||
<toc-item title="HDL Synthesis" target=" HDL Synthesis " />
|
||||
<toc-item title="HDL Synthesis Report" target="HDL Synthesis Report" searchCnt="2" searchDir="Backward" subItemLevel="1" />
|
||||
<toc-item title="Advanced HDL Synthesis" target=" Advanced HDL Synthesis " searchDir="Backward" />
|
||||
<toc-item title="Advanced HDL Synthesis Report" target="Advanced HDL Synthesis Report" subItemLevel="1" />
|
||||
<toc-item title="Low Level Synthesis" target=" Low Level Synthesis " />
|
||||
<toc-item title="Partition Report" target=" Partition Report " />
|
||||
<toc-item title="Final Report" target=" Final Report " />
|
||||
<toc-item title="Design Summary" target=" Design Summary " />
|
||||
<toc-item title="Primitive and Black Box Usage" target="Primitive and Black Box Usage:" subItemLevel="1" />
|
||||
<toc-item title="Device Utilization Summary" target="Device utilization summary:" subItemLevel="1" />
|
||||
<toc-item title="Partition Resource Summary" target="Partition Resource Summary:" subItemLevel="1" />
|
||||
<toc-item title="Timing Report" target="Timing Report" subItemLevel="1" />
|
||||
<toc-item title="Clock Information" target="Clock Information" subItemLevel="2" />
|
||||
<toc-item title="Asynchronous Control Signals Information" target="Asynchronous Control Signals Information" subItemLevel="2" />
|
||||
<toc-item title="Timing Summary" target="Timing Summary" subItemLevel="2" />
|
||||
<toc-item title="Timing Details" target="Timing Details" subItemLevel="2" />
|
||||
<toc-item title="Cross Clock Domains Report" target="Cross Clock Domains Report:" subItemLevel="2" />
|
||||
</view>
|
||||
<view program="synplify" contextTags="SYNPLIFY_ONLY,EDK_OFF" hidden="true" type="Report" file="SpecialCasesCheck.srr" label="Synplify Report" />
|
||||
<view program="precision" contextTags="PRECISION_ONLY,EDK_OFF" hidden="true" type="Report" file="SpecialCasesCheck.prec_log" label="Precision Report" />
|
||||
<view inputState="Synthesized" program="ngdbuild" type="Report" file="SpecialCasesCheck.bld" label="Translation Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Command Line" target="Command Line:" />
|
||||
<toc-item title="Partition Status" target="Partition Implementation Status" />
|
||||
<toc-item title="Final Summary" target="NGDBUILD Design Results Summary:" />
|
||||
</view>
|
||||
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" type="Report" file="SpecialCasesCheck_map.mrp" label="Map Report" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
<toc-item title="Section 1: Errors" target="Section 1 -" searchDir="Backward" />
|
||||
<toc-item title="Section 2: Warnings" target="Section 2 -" searchDir="Backward" />
|
||||
<toc-item title="Section 3: Infos" target="Section 3 -" searchDir="Backward" />
|
||||
<toc-item title="Section 4: Removed Logic Summary" target="Section 4 -" searchDir="Backward" />
|
||||
<toc-item title="Section 5: Removed Logic" target="Section 5 -" searchDir="Backward" />
|
||||
<toc-item title="Section 6: IOB Properties" target="Section 6 -" searchDir="Backward" />
|
||||
<toc-item title="Section 7: RPMs" target="Section 7 -" searchDir="Backward" />
|
||||
<toc-item title="Section 8: Guide Report" target="Section 8 -" searchDir="Backward" />
|
||||
<toc-item title="Section 9: Area Group and Partition Summary" target="Section 9 -" searchDir="Backward" />
|
||||
<toc-item title="Section 10: Timing Report" target="Section 10 -" searchDir="Backward" />
|
||||
<toc-item title="Section 11: Configuration String Details" target="Section 11 -" searchDir="Backward" />
|
||||
<toc-item title="Section 12: Control Set Information" target="Section 12 -" searchDir="Backward" />
|
||||
<toc-item title="Section 13: Utilization by Hierarchy" target="Section 13 -" searchDir="Backward" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" type="Report" file="SpecialCasesCheck.par" label="Place and Route Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Device Utilization" target="Device Utilization Summary:" />
|
||||
<toc-item title="Router Information" target="Starting Router" />
|
||||
<toc-item title="Partition Status" target="Partition Implementation Status" />
|
||||
<toc-item title="Clock Report" target="Generating Clock Report" />
|
||||
<toc-item title="Timing Results" target="Timing Score:" />
|
||||
<toc-item title="Final Summary" target="Peak Memory Usage:" />
|
||||
</view>
|
||||
<view inputState="Routed" program="trce" contextTags="FPGA_ONLY" type="Report" file="SpecialCasesCheck.twr" label="Post-PAR Static Timing Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Timing Report Description" target="Device,package,speed:" />
|
||||
<toc-item title="Informational Messages" target="INFO:" />
|
||||
<toc-item title="Warning Messages" target="WARNING:" />
|
||||
<toc-item title="Timing Constraints" target="Timing constraint:" />
|
||||
<toc-item title="Derived Constraint Report" target="Derived Constraint Report" />
|
||||
<toc-item title="Data Sheet Report" target="Data Sheet report:" />
|
||||
<toc-item title="Timing Summary" target="Timing summary:" />
|
||||
<toc-item title="Trace Settings" target="Trace Settings:" />
|
||||
</view>
|
||||
<view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="Report" file="SpecialCasesCheck.rpt" label="CPLD Fitter Report (Text)" >
|
||||
<toc-item title="Top of Report" target="cpldfit:" searchDir="Forward" />
|
||||
<toc-item title="Resources Summary" target="** Mapped Resource Summary **" />
|
||||
<toc-item title="Pin Resources" target="** Pin Resources **" />
|
||||
<toc-item title="Global Resources" target="** Global Control Resources **" />
|
||||
</view>
|
||||
<view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="Report" file="SpecialCasesCheck.tim" label="CPLD Timing Report (Text)" >
|
||||
<toc-item title="Top of Report" target="Performance Summary Report" searchDir="Forward" />
|
||||
<toc-item title="Performance Summary" target="Performance Summary:" />
|
||||
</view>
|
||||
<view inputState="Routed" program="xpwr" contextTags="EDK_OFF" type="Report" file="SpecialCasesCheck.pwr" label="Power Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Power summary" target="Power summary" />
|
||||
<toc-item title="Thermal summary" target="Thermal summary" />
|
||||
</view>
|
||||
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" type="Report" file="SpecialCasesCheck.bgn" label="Bitgen Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Bitgen Options" target="Summary of Bitgen Options:" />
|
||||
<toc-item title="Final Summary" target="DRC detected" />
|
||||
</view>
|
||||
</viewgroup>
|
||||
<viewgroup label="Secondary Reports" >
|
||||
<view inputState="PreSynthesized" program="isim" hidden="if_missing" type="Secondary_Report" file="isim.log" label="ISIM Simulator Log" />
|
||||
<view inputState="Synthesized" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/synthesis/SpecialCasesCheck_synthesis.nlf" label="Post-Synthesis Simulation Model Report" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/translate/SpecialCasesCheck_translate.nlf" label="Post-Translate Simulation Model Report" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_tran_fecn.nlf" label="Post-Translate Formality Netlist Report" />
|
||||
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="SpecialCasesCheck_map.map" label="Map Log File" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
<toc-item title="Design Information" target="Design Information" />
|
||||
<toc-item title="Design Summary" target="Design Summary" />
|
||||
</view>
|
||||
<view inputState="Routed" program="smartxplorer" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="smartxplorer_results/smartxplorer.txt" label="SmartXplorer Report" />
|
||||
<view inputState="Mapped" program="trce" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_preroute.twr" label="Post-Map Static Timing Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
<toc-item title="Timing Report Description" target="Device,package,speed:" />
|
||||
<toc-item title="Informational Messages" target="INFO:" />
|
||||
<toc-item title="Warning Messages" target="WARNING:" />
|
||||
<toc-item title="Timing Constraints" target="Timing constraint:" />
|
||||
<toc-item title="Derived Constraint Report" target="Derived Constraint Report" />
|
||||
<toc-item title="Data Sheet Report" target="Data Sheet report:" />
|
||||
<toc-item title="Timing Summary" target="Timing summary:" />
|
||||
<toc-item title="Trace Settings" target="Trace Settings:" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/map/SpecialCasesCheck_map.nlf" label="Post-Map Simulation Model Report" />
|
||||
<view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_map.psr" label="Physical Synthesis Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Pad_Report" file="SpecialCasesCheck_pad.txt" label="Pad Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="SpecialCasesCheck.unroutes" label="Unroutes Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_preroute.tsi" label="Post-Map Constraints Interaction Report" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.grf" label="Guide Results Report" />
|
||||
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.dly" label="Asynchronous Delay Report" />
|
||||
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.clk_rgn" label="Clock Region Report" />
|
||||
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.tsi" label="Post-Place and Route Constraints Interaction Report" >
|
||||
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_par_fecn.nlf" label="Post-Place and Route Formality Netlist Report" />
|
||||
<view inputState="Routed" program="netgen" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="netgen/par/SpecialCasesCheck_timesim.nlf" label="Post-Place and Route Simulation Model Report" />
|
||||
<view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck_sta.nlf" label="Primetime Netlist Report" >
|
||||
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
||||
</view>
|
||||
<view inputState="Routed" program="ibiswriter" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.ibs" label="IBIS Model" >
|
||||
<toc-item title="Top of Report" target="IBIS Models for" searchDir="Forward" />
|
||||
<toc-item title="Component" target="Component " />
|
||||
</view>
|
||||
<view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.lck" label="Back-annotate Pin Report" >
|
||||
<toc-item title="Top of Report" target="pin2ucf Report File" searchDir="Forward" />
|
||||
<toc-item title="Constraint Conflicts Information" target="Constraint Conflicts Information" />
|
||||
</view>
|
||||
<view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="SpecialCasesCheck.lpc" label="Locked Pin Constraints" >
|
||||
<toc-item title="Top of Report" target="top.lpc" searchDir="Forward" />
|
||||
<toc-item title="Newly Added Constraints" target="The following constraints were newly added" />
|
||||
</view>
|
||||
<view inputState="Translated" program="netgen" contextTags="CPLD_ONLY,EDK_OFF" hidden="if_missing" type="Secondary_Report" file="netgen/fit/SpecialCasesCheck_timesim.nlf" label="Post-Fit Simulation Model Report" />
|
||||
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="if_missing" type="HTML" file="usage_statistics_webtalk.html" label="WebTalk Report" />
|
||||
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="webtalk.log" label="WebTalk Log File" />
|
||||
</viewgroup>
|
||||
</body>
|
||||
</report-views>
|
||||
Some files were not shown because too many files have changed in this diff Show More
Reference in New Issue
Block a user