297 lines
10 KiB
Plaintext
297 lines
10 KiB
Plaintext
|
|
Release 14.7 - xst P.20131013 (lin64)
|
||
|
|
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
||
|
|
-->
|
||
|
|
Parameter TMPDIR set to xst/projnav.tmp
|
||
|
|
|
||
|
|
|
||
|
|
Total REAL time to Xst completion: 0.00 secs
|
||
|
|
Total CPU time to Xst completion: 0.05 secs
|
||
|
|
|
||
|
|
-->
|
||
|
|
Parameter xsthdpdir set to xst
|
||
|
|
|
||
|
|
|
||
|
|
Total REAL time to Xst completion: 0.00 secs
|
||
|
|
Total CPU time to Xst completion: 0.05 secs
|
||
|
|
|
||
|
|
-->
|
||
|
|
Reading design: TypeCheck.prj
|
||
|
|
|
||
|
|
TABLE OF CONTENTS
|
||
|
|
1) Synthesis Options Summary
|
||
|
|
2) HDL Compilation
|
||
|
|
3) Design Hierarchy Analysis
|
||
|
|
4) HDL Analysis
|
||
|
|
5) HDL Synthesis
|
||
|
|
5.1) HDL Synthesis Report
|
||
|
|
6) Advanced HDL Synthesis
|
||
|
|
6.1) Advanced HDL Synthesis Report
|
||
|
|
7) Low Level Synthesis
|
||
|
|
8) Partition Report
|
||
|
|
9) Final Report
|
||
|
|
9.1) Device utilization summary
|
||
|
|
9.2) Partition Resource Summary
|
||
|
|
9.3) TIMING REPORT
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Synthesis Options Summary *
|
||
|
|
=========================================================================
|
||
|
|
---- Source Parameters
|
||
|
|
Input File Name : "TypeCheck.prj"
|
||
|
|
Input Format : mixed
|
||
|
|
Ignore Synthesis Constraint File : NO
|
||
|
|
|
||
|
|
---- Target Parameters
|
||
|
|
Output File Name : "TypeCheck"
|
||
|
|
Output Format : NGC
|
||
|
|
Target Device : xc3s50-5-pq208
|
||
|
|
|
||
|
|
---- Source Options
|
||
|
|
Top Module Name : TypeCheck
|
||
|
|
Automatic FSM Extraction : YES
|
||
|
|
FSM Encoding Algorithm : Auto
|
||
|
|
Safe Implementation : No
|
||
|
|
FSM Style : LUT
|
||
|
|
RAM Extraction : Yes
|
||
|
|
RAM Style : Auto
|
||
|
|
ROM Extraction : Yes
|
||
|
|
Mux Style : Auto
|
||
|
|
Decoder Extraction : YES
|
||
|
|
Priority Encoder Extraction : Yes
|
||
|
|
Shift Register Extraction : YES
|
||
|
|
Logical Shifter Extraction : YES
|
||
|
|
XOR Collapsing : YES
|
||
|
|
ROM Style : Auto
|
||
|
|
Mux Extraction : Yes
|
||
|
|
Resource Sharing : YES
|
||
|
|
Asynchronous To Synchronous : NO
|
||
|
|
Multiplier Style : Auto
|
||
|
|
Automatic Register Balancing : No
|
||
|
|
|
||
|
|
---- Target Options
|
||
|
|
Add IO Buffers : YES
|
||
|
|
Global Maximum Fanout : 500
|
||
|
|
Add Generic Clock Buffer(BUFG) : 8
|
||
|
|
Register Duplication : YES
|
||
|
|
Slice Packing : YES
|
||
|
|
Optimize Instantiated Primitives : NO
|
||
|
|
Use Clock Enable : Yes
|
||
|
|
Use Synchronous Set : Yes
|
||
|
|
Use Synchronous Reset : Yes
|
||
|
|
Pack IO Registers into IOBs : Auto
|
||
|
|
Equivalent register Removal : YES
|
||
|
|
|
||
|
|
---- General Options
|
||
|
|
Optimization Goal : Speed
|
||
|
|
Optimization Effort : 1
|
||
|
|
Keep Hierarchy : No
|
||
|
|
Netlist Hierarchy : As_Optimized
|
||
|
|
RTL Output : Yes
|
||
|
|
Global Optimization : AllClockNets
|
||
|
|
Read Cores : YES
|
||
|
|
Write Timing Constraints : NO
|
||
|
|
Cross Clock Analysis : NO
|
||
|
|
Hierarchy Separator : /
|
||
|
|
Bus Delimiter : <>
|
||
|
|
Case Specifier : Maintain
|
||
|
|
Slice Utilization Ratio : 100
|
||
|
|
BRAM Utilization Ratio : 100
|
||
|
|
Verilog 2001 : YES
|
||
|
|
Auto BRAM Packing : NO
|
||
|
|
Slice Utilization Ratio Delta : 5
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* HDL Compilation *
|
||
|
|
=========================================================================
|
||
|
|
Compiling vhdl file "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd" in Library work.
|
||
|
|
Architecture typecheckarch of Entity typecheck is up to date.
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Design Hierarchy Analysis *
|
||
|
|
=========================================================================
|
||
|
|
Analyzing hierarchy for entity <TypeCheck> in library <work> (architecture <typecheckarch>).
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* HDL Analysis *
|
||
|
|
=========================================================================
|
||
|
|
Analyzing Entity <TypeCheck> in library <work> (Architecture <typecheckarch>).
|
||
|
|
Entity <TypeCheck> analyzed. Unit <TypeCheck> generated.
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* HDL Synthesis *
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
Performing bidirectional port resolution...
|
||
|
|
|
||
|
|
Synthesizing Unit <TypeCheck>.
|
||
|
|
Related source file is "/home/Luca/ISE/IEEE754Adder/SpecialCasesCheck.vhd".
|
||
|
|
WARNING:Xst:647 - Input <N<31>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
|
||
|
|
Unit <TypeCheck> synthesized.
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
HDL Synthesis Report
|
||
|
|
|
||
|
|
Found no macro
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Advanced HDL Synthesis *
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
Advanced HDL Synthesis Report
|
||
|
|
|
||
|
|
Found no macro
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Low Level Synthesis *
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
Optimizing unit <TypeCheck> ...
|
||
|
|
|
||
|
|
Mapping all equations...
|
||
|
|
Building and optimizing final netlist ...
|
||
|
|
Found area constraint ratio of 100 (+ 5) on block TypeCheck, actual ratio is 0.
|
||
|
|
|
||
|
|
Final Macro Processing ...
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
Final Register Report
|
||
|
|
|
||
|
|
Found no macro
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Partition Report *
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
Partition Implementation Status
|
||
|
|
-------------------------------
|
||
|
|
|
||
|
|
No Partitions were found in this design.
|
||
|
|
|
||
|
|
-------------------------------
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
* Final Report *
|
||
|
|
=========================================================================
|
||
|
|
Final Results
|
||
|
|
RTL Top Level Output File Name : TypeCheck.ngr
|
||
|
|
Top Level Output File Name : TypeCheck
|
||
|
|
Output Format : NGC
|
||
|
|
Optimization Goal : Speed
|
||
|
|
Keep Hierarchy : No
|
||
|
|
|
||
|
|
Design Statistics
|
||
|
|
# IOs : 34
|
||
|
|
|
||
|
|
Cell Usage :
|
||
|
|
# BELS : 18
|
||
|
|
# GND : 1
|
||
|
|
# LUT3 : 3
|
||
|
|
# LUT4 : 7
|
||
|
|
# MUXCY : 6
|
||
|
|
# VCC : 1
|
||
|
|
# IO Buffers : 33
|
||
|
|
# IBUF : 31
|
||
|
|
# OBUF : 2
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
Device utilization summary:
|
||
|
|
---------------------------
|
||
|
|
|
||
|
|
Selected Device : 3s50pq208-5
|
||
|
|
|
||
|
|
Number of Slices: 5 out of 768 0%
|
||
|
|
Number of 4 input LUTs: 10 out of 1536 0%
|
||
|
|
Number of IOs: 34
|
||
|
|
Number of bonded IOBs: 33 out of 124 26%
|
||
|
|
|
||
|
|
---------------------------
|
||
|
|
Partition Resource Summary:
|
||
|
|
---------------------------
|
||
|
|
|
||
|
|
No Partitions were found in this design.
|
||
|
|
|
||
|
|
---------------------------
|
||
|
|
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
TIMING REPORT
|
||
|
|
|
||
|
|
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
|
||
|
|
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
|
||
|
|
GENERATED AFTER PLACE-and-ROUTE.
|
||
|
|
|
||
|
|
Clock Information:
|
||
|
|
------------------
|
||
|
|
No clock signals found in this design
|
||
|
|
|
||
|
|
Asynchronous Control Signals Information:
|
||
|
|
----------------------------------------
|
||
|
|
No asynchronous control signals found in this design
|
||
|
|
|
||
|
|
Timing Summary:
|
||
|
|
---------------
|
||
|
|
Speed Grade: -5
|
||
|
|
|
||
|
|
Minimum period: No path found
|
||
|
|
Minimum input arrival time before clock: No path found
|
||
|
|
Maximum output required time after clock: No path found
|
||
|
|
Maximum combinational path delay: 9.965ns
|
||
|
|
|
||
|
|
Timing Detail:
|
||
|
|
--------------
|
||
|
|
All values displayed in nanoseconds (ns)
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
Timing constraint: Default path analysis
|
||
|
|
Total number of paths / destination ports: 62 / 2
|
||
|
|
-------------------------------------------------------------------------
|
||
|
|
Delay: 9.965ns (Levels of Logic = 10)
|
||
|
|
Source: N<3> (PAD)
|
||
|
|
Destination: NaN (PAD)
|
||
|
|
|
||
|
|
Data Path: N<3> to NaN
|
||
|
|
Gate Net
|
||
|
|
Cell:in->out fanout Delay Delay Logical Name (Net Name)
|
||
|
|
---------------------------------------- ------------
|
||
|
|
IBUF:I->O 1 0.715 0.976 N_3_IBUF (N_3_IBUF)
|
||
|
|
LUT3:I0->O 1 0.479 0.000 T_wg_lut<0> (T_wg_lut<0>)
|
||
|
|
MUXCY:S->O 1 0.435 0.000 T_wg_cy<0> (T_wg_cy<0>)
|
||
|
|
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<1> (T_wg_cy<1>)
|
||
|
|
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<2> (T_wg_cy<2>)
|
||
|
|
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<3> (T_wg_cy<3>)
|
||
|
|
MUXCY:CI->O 1 0.056 0.000 T_wg_cy<4> (T_wg_cy<4>)
|
||
|
|
MUXCY:CI->O 2 0.265 0.804 T_wg_cy<5> (T)
|
||
|
|
LUT3:I2->O 1 0.479 0.681 NaN1 (NaN_OBUF)
|
||
|
|
OBUF:I->O 4.909 NaN_OBUF (NaN)
|
||
|
|
----------------------------------------
|
||
|
|
Total 9.965ns (7.503ns logic, 2.461ns route)
|
||
|
|
(75.3% logic, 24.7% route)
|
||
|
|
|
||
|
|
=========================================================================
|
||
|
|
|
||
|
|
|
||
|
|
Total REAL time to Xst completion: 3.00 secs
|
||
|
|
Total CPU time to Xst completion: 3.06 secs
|
||
|
|
|
||
|
|
-->
|
||
|
|
|
||
|
|
|
||
|
|
Total memory usage is 605836 kilobytes
|
||
|
|
|
||
|
|
Number of errors : 0 ( 0 filtered)
|
||
|
|
Number of warnings : 1 ( 0 filtered)
|
||
|
|
Number of infos : 0 ( 0 filtered)
|
||
|
|
|